Atmel Xplained Pro Evaluation Kit ATSAMD20-XPRO ATSAMD20-XPRO Data Sheet

Product codes
ATSAMD20-XPRO
Page of 660
466
Atmel | SMART SAM D20 [DATASHEET]
Atmel-42129K–SAM-D20_datasheet–06/2014
27.8.11 Status
Name:
STATUS
Offset:
0x0F
Reset:
0x08
Property:
-
z
Bit 7 – SYNCBUSY: Synchronization Busy
This bit is cleared when the synchronization of registers between the clock domains is complete.
This bit is set when the synchronization of registers between clock domains is started. 
z
Bits 6:5 – Reserved
These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to 
zero when this register is written. These bits will always return zero when read.
z
Bit 4 – SLAVE: Slave
This bit is set when the even-numbered master TC is set to run in 32-bit mode. The odd-numbered TC will be the 
slave. 
z
Bit 3 – STOP: Stop 
This bit is set when the TC is disabled, on a Stop command or on an overflow or underflow condition when the 
One-Shot bit in the Control B Set register (CTRLBSET.ONESHOT) is one.
0: Counter is running.
1: Counter is stopped. 
z
Bits 2:0 – Reserved
These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to 
zero when this register is written. These bits will always return zero when read.
Bit
7
6
5
4
3
2
1
0
SYNCBUSY
SLAVE
STOP
Access
R
R
R
R
R
R
R
R
Reset
0
0
0
0
1
0
0
0