Atmel ARM-Based Evaluation Kit for SAM4S16C, 32-Bit ARM® Cortex® Microcontroller ATSAM4S-WPIR-RD ATSAM4S-WPIR-RD Data Sheet

Product codes
ATSAM4S-WPIR-RD
Page of 1231
467
SAM4S Series [DATASHEET]
Atmel-11100G-ATARM-SAM4S-Datasheet_27-May-14
26.13 Slow Clock Mode
The SMC is able to automatically apply a set of “slow clock mode” read/write waveforms when an internal signal 
driven by the Power Management Controller is asserted because MCK has been turned to a very slow clock rate 
(typically 32kHz clock rate). In this mode, the user-programmed waveforms are ignored and the slow clock mode 
waveforms are applied. This mode is provided so as to avoid reprogramming the User Interface with appropriate 
waveforms at very slow clock rate. When activated, the slow mode is active on all chip selects.
26.13.1 Slow Clock Mode Waveforms
 illustrates the read and write operations in slow clock mode. They are valid on all chip selects. 
 indicates the value of read and write parameters in slow clock mode.
Figure 26-28.  Read/Write Cycles in Slow Clock Mode
A[23:0]
NCS
1
MCK
NWE
1
1
NWE_CYCLE = 3
A[23:0]
MCK
NRD
NRD_CYCLE = 2
1
1
NCS
SLOW CLOCK MODE WRITE
SLOW CLOCK MODE READ
Table 26-4.
 Read and Write Timing Parameters in Slow Clock Mode
Read Parameters 
Duration (cycles)
Write Parameters 
Duration (cycles)
NRD_SETUP
1
NWE_SETUP
1
NRD_PULSE
1
NWE_PULSE
1
NCS_RD_SETUP
0
NCS_WR_SETUP
0
NCS_RD_PULSE
2
NCS_WR_PULSE
3
NRD_CYCLE
2
NWE_CYCLE
3