Intel E3815 FH8065301567411 Hoja De Datos
Los códigos de productos
FH8065301567411
Intel
®
Atom™ Processor E3800 Product Family
540
Datasheet
14.10.85 MIPIA_DATA_ADD—Offset B108h
mipi A data ADD
Access Method
Default: 00000000h
14.10.86 MIPIA_DATA_LEN—Offset B10Ch
mipiA data length
Bit
Range
Default &
Access
Field Name (ID): Description
31:7
0b
RW
NAME_BITS:
Reserved
6:5
0b
RW
ESCAPE_CLOCK_DIVIDER:
Read Only
Escape clock divider select for Pipe A and Pipe C
Escape clock is shared by both Pipe A and Pipe C so it cant be set different.
00= 1 X (20 Mhz) (default)
01= X (10Mhz)
10= X (5Mhz)
Changing this register can only be done when the MIPI device_ready is turned OFF
4:3
0b
RW
STATUS:
2'b00: low priority on read requests to G-unit
2'b11 : high priority
2
0b
RW
RGB_FLIP:
1'b0 : RGB data from disp2d is reverted to BGR
1'b1 : RGB data from disp2d is passed as is to MIPI IP
1:0
0b
RW
MIPI_2X_CLOCK_DIVIDER:
Reserved
Type:
Memory Mapped I/O Register
(Size: 32 bits)
Offset:
GTTMMADR_LSB Type:
PCI Configuration Register (Size: 32
bits)
GTTMMADR_LSB Reference:
GTTMMADR_LSB Reference:
[B:0, D:2, F:0] + 10h
31
28
24
20
16
12
8
4
0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
DA
TA
_M
E
M
_ADDR
DA
TA
_MEM_ADDR
_
1
DA
TA
_V
ALID
Bit
Range
Default &
Access
Field Name (ID): Description
31:5
0b
RW
DATA_MEM_ADDR:
When there is updated data for the display panel, S/W programs
this register with the memory address to read from
4:1
0b
RW
DATA_MEM_ADDR_1:
Reserved
0
0b
RW
DATA_VALID:
This bit is set by S/W when the mem_addr is written and is cleared by
H/W when done reading the data from memory