Справочник Пользователя для Fujitsu CM71-00101-5E
4
CHAPTER 1 FR FAMILY OVERVIEW
1.3
Sample Configuration of the FR Family CPU
The FR family CPU core features a block configuration organized around general-
purpose registers, with dedicated registers, "ALU" units, multipliers and other features
included for each specific application.
Figure 1.3-1 shows a sample configuration of an FR family CPU.
purpose registers, with dedicated registers, "ALU" units, multipliers and other features
included for each specific application.
Figure 1.3-1 shows a sample configuration of an FR family CPU.
■
Sample Configuration of the FR Family CPU
Figure 1.3-1 Sample Configuration of the FR Family CPU
Instruction
data
data
Instruction
sequencer
sequencer
Instr
uction
decoder
Bypass
interlock
interlock
Wait cancel
control
control
Exception
processing
processing
Interrupt
NMI
NMI
Wait bus
control
control
Internal bus
Internal bus
Internal bus
Internal bus
Data
Data address
Instruction
address
Multiplier
32 x 8
bits
bits
ALU
Barrel
shifter
shifter
Bypass
Register
file
file
PC
adder
/inc
adder
/inc
PC
Pipeline
control