Renesas rl78 Benutzerhandbuch
RL78/G1A
CHAPTER 6 TIMER ARRAY UNIT
R01UH0305EJ0200 Rev.2.00
277
Jul 04, 2013
Figure 6-70. Block Diagram of Operation as PWM Function
Interrupt signal
(INTTMmn)
(INTTMmn)
Interrupt
controller
Clock selection
Trigger selection
Operation clock
CKm0
CKm1
TSmn
Interrupt signal
(INTTMmp)
(INTTMmp)
Interrupt
controller
Clock selection
Trigger selection
Operation clock
CKm0
CKm1
TOmp pin
Output
controller
Master channel
(interval timer mode)
(interval timer mode)
Slave channel
(one-count mode)
(one-count mode)
Timer counter
register mn (TCRmn)
Timer data
register mn (TDRmn)
Timer counter
register mp (TCRmp)
Timer data
register mp (TDRmp)
Remark m: Unit number (m = 0), n: Channel number (n = 0, 2, 4, 6)
p: Slave channel number (n < p
≤ 7)
However, timer output pin (TOmp) : p = 1, 3 to 7