Panasonic MN101C77C User Manual

Page of 544
XI - 31
Chapter 11    Serial Interface 0, 1
Operation
Figure 11-3-11    Reception Timing (falling edge, start condition is enabled)
Figure 11-3-12    Reception Timing (falling edge, start condition is disabled)
T
Clock
(SBT pin)
Input data
(SBI pin)
SCnRBSY
Interrupt
(SCnTIRQ)
Transfer bit counter
0
1
2
3
4
5
6
7
(Write data to TXBUFn)
(at master)
Tmax=2.5 T
T
Clock
(SBT pin)
Input data
(SBI pin)
SCnRBSY
Interrupt
(SCnTIRQ)
Transfer bit counter
0
1
2
3
4
5
6
7
(Write data to TXBUFn)
(at master)
Tmax=1.5 T