Renesas rl78 User Manual

Page of 1004
 
RL78/G1A 
CHAPTER  20   POWER-ON-RESET  CIRCUIT 
Figure 20-2.  Timing of Generation of Internal Reset Signal by Power-on-reset Circuit  
and Voltage Detector (3/3) 
 
(3)  LVD reset mode (option byte 000C1H: LVIMDS1 = 1, LVIMDS0 = 1) 
<R> 
 
Internal reset signal
CPU Operation stops
High-speed
system clock (f
MX
)
(when X1 oscillation
is selected)
High-speed on-chip
oscillator clock (f
IH
)
V
LVD
V
POR 
= 1.51 V (TYP.) 
V
PDR 
= 1.50 V (TYP.) 
0 V 
Starting oscillation 
is specified by software
Lower limit voltage for guaranteed operation
Supply voltage (V
DD
)
Reset period
(oscillation
stop)
Reset period
(oscillation
stop)
Normal operation
(high-speed on-chip
oscillator clock)
Note 2
Normal operation
(high-speed on-chip
oscillator clock)
Note 2
LVD reset processing 
time
LVD reset processing 
time
Voltage stabilization wait + POR reset 
processing time 1.64 ms (TYP.), 
3.10 ms (MAX.)
Wait for oscillation
accuracy stabilization
Wait for oscillation
accuracy stabilization
Note 3
Note 1
Note 1
Starting oscillation 
is specified by software
Note 4
 
 
Notes 1.  The internal reset processing time includes the oscillation accuracy stabilization time of the high-speed on-
chip oscillator clock. 
2.  The high-speed on-chip oscillator clock and a high-speed system clock or subsystem clock can be selected 
as the CPU clock.  To use the X1 clock, use the oscillation stabilization time counter status register (OSTC) 
to confirm the lapse of the oscillation stabilization time.  To use the XT1 clock, use the timer function for 
confirmation of the lapse of the stabilization time. 
3.  The time until normal operation starts includes the following LVD reset processing time after the LVD 
detection level (V
LVD
) is reached as well as the voltage stabilization wait + POR reset processing time after 
the V
POR
 (1.51 V, typ.) is reached. 
 
LVD reset processing time: 0 ms to 0.0701 ms (max.) 
 4.  When the power supply voltage is below the lower limit for operation and the power supply voltage is then 
restored after an internal reset is generated only by the voltage detector (LVD), the following LVD reset 
processing time is required after the LVD detection level (V
LVD
) is reached. 
 
 
LVD reset processing time: 0.0511 ms (typ.), 0.0701 ms (max.) 
 
Remarks 1. V
LVDH
, V
LVDL
: LVD detection voltage 
 
 
V
POR
: POR power supply rise detection voltage 
 
 
V
PDR
: POR power supply fall detection voltage 
 
2.  When the LVD interrupt mode is selected (option byte 000C1H: LVIMD1 = 0, LVIMD0 = 1), the time until 
normal operation starts after power is turned on is the same as the time specified in Note 3 of Figure 20-2 
(3). 
<R> 
 
 
R01UH0305EJ0200  Rev.2.00 
 
 
753  
Jul 04, 2013