Intel X3360 AT80569KJ073N Data Sheet

Product codes
AT80569KJ073N
Page of 102
Electrical Specifications
16
Datasheet
2.4
Reserved, Unused, and TESTHI Signals
All RESERVED lands must remain unconnected. Connection of these lands to V
CC
, V
SS
V
TT,
 or to any other signal (including each other) can result in component malfunction 
or incompatibility with future processors. See 
 for a land listing of the 
processor and the location of all RESERVED lands.
In a system level design, on-die termination has been included by the processor to 
allow signals to be terminated within the processor silicon. Most unused GTL+ inputs 
should be left as no connects as GTL+ termination is provided on the processor silicon. 
However, see 
 for details on GTL+ signals that do not include on-die 
termination.
Unused active high inputs, should be connected through a resistor to ground (V
SS
). 
Unused outputs can be left unconnected, however this may interfere with some TAP 
functions, complicate debug probing, and prevent boundary scan testing. A resistor 
must be used when tying bidirectional signals to power or ground. When tying any 
signal to power or ground, a resistor will also allow for system testability. Resistor 
values should be within ± 20% of the impedance of the motherboard trace for front 
side bus signals. For unused GTL+ input or I/O signals, use pull-up resistors of the 
same value as the on-die termination resistors (R
TT
). For details see 
TAP and CMOS signals do not include on-die termination. Inputs and utilized outputs 
must be terminated on the motherboard. Unused outputs may be terminated on the 
motherboard or left unconnected. Note that leaving unused outputs unterminated may 
interfere with some TAP functions, complicate debug probing, and prevent boundary 
scan testing. Signal termination for these signal types is discussed in the appropriate 
platform design guidelines.
All TESTHI[13,11:10:7:0] lands should be individually connected to V
TT
 via a pull-up 
resistor which matches the nominal trace impedance.
The TESTHI signals may use individual pull-up resistors or be grouped together as 
detailed below. A matched resistor must be used for each group:
• TESTHI[1:0]
• TESTHI[7:2]
• TESTHI10 – cannot be grouped with other TESTHI signals
• TESTHI11 – cannot be grouped with other TESTHI signals
• TESTHI13 – cannot be grouped with other TESTHI signals
Terminating multiple TESTHI pins together with a single pull-up resistor is not 
recommended for designs supporting boundary scan for proper Boundary Scan testing 
of the TESTHI signals. For optimum noise margin, all pull-up resistor values used for 
TESTHI[13, 11:10,7:0] lands should have a resistance value within ± 20% of the 
impedance of the board transmission line traces. For example, if the nominal trace 
impedance is 50 
Ω
, then a value between 40 Ω and 60 Ω should be used.
2.5
Flexible Motherboard Guidelines (FMB)
The Flexible Motherboard (FMB) guidelines are estimates of the maximum values the 
processor will have over certain time periods. The values are only estimates and actual 
specifications for future processors may differ. Processors may or may not have 
specifications equal to the FMB value in the foreseeable future. System designers 
should meet the FMB values to ensure their systems will be compatible with future 
processors. The FMB values are shown in 
 an