Intel 253668-032US User Manual

Page of 806
Vol. 3   10-37
ADVANCED PROGRAMMABLE INTERRUPT CONTROLLER (APIC)
The time base for the timer is derived from the processor’s bus clock, divided by the 
value specified in the divide configuration register.
The timer can be configured through the timer LVT entry for one-shot or periodic 
operation. In one-shot mode, the timer is started by programming its initial-count 
register. The initial count value is then copied into the current-count register and 
count-down begins. After the timer reaches zero, an timer interrupt is generated and 
the timer remains at its 0 value until reprogrammed. 
In periodic mode, the current-count register is automatically reloaded from the 
initial-count register when the count reaches 0 and a timer interrupt is generated, 
and the count-down is repeated. If during the count-down process the initial-count 
register is set, counting will restart, using the new initial-count value. The initial-
count register is a read-write register; the current-count register is read only.
The LVT timer register determines the vector number that is delivered to the 
processor with the timer interrupt that is generated when the timer count reaches 
zero. The mask flag in the LVT timer register can be used to mask the timer interrupt.
Figure 10-15.  Divide Configuration Register
 
Figure 10-16.  Initial Count and Current Count Registers
Address: FEE0 03E0H
Value after reset: 0H
0
Divide Value (bits 0, 1 and 3)
000: Divide by 2
001: Divide by 4
010: Divide by 8
011: Divide by 16
100: Divide by 32
101: Divide by 64
110: Divide by 128
111: Divide by 1
31
0
Reserved
1
2
3
4
31
0
Initial Count
Address: Initial Count
Value after reset: 0H
Current Count
Current Count FEE0 0390H
FEE0 0380H