Intel Intel Core2 Extreme QX6850 HH80562XJ0808M Data Sheet

Product codes
HH80562XJ0808M
Page of 88
Datasheet
65
Land Listing and Signal Descriptions
DEFER#
Input
DEFER# is asserted by an agent to indicate that a transaction 
cannot be guaranteed in-order completion. Assertion of DEFER# is 
normally the responsibility of the addressed memory or input/
output agent. This signal must connect the appropriate pins/lands 
of all processor FSB agents.
DRDY#
Input/
Output
DRDY# (Data Ready) is asserted by the data driver on each data 
transfer, indicating valid data on the data bus. In a multi-common 
clock data transfer, DRDY# may be de-asserted to insert idle clocks. 
This signal must connect the appropriate pins/lands of all processor 
FSB agents.
DSTBN[3:0]#
Input/
Output
DSTBN[3:0]# are the data strobes used to latch in D[63:0]#. 
DSTBP[3:0]#
Input/
Output
DSTBP[3:0]# are the data strobes used to latch in D[63:0]#.
FCx
Other
FC signals are signals that are available for compatibility with other 
processors. 
FERR#/PBE#
Output
FERR#/PBE# (floating point error/pending break event) is a 
multiplexed signal and its meaning is qualified by STPCLK#. When 
STPCLK# is not asserted, FERR#/PBE# indicates a floating-point 
error and will be asserted when the processor detects an unmasked 
floating-point error. When STPCLK# is not asserted, FERR#/PBE# is 
similar to the ERROR# signal on the Intel 387 coprocessor, and is 
included for compatibility with systems using MS-DOS*-type 
floating-point error reporting. When STPCLK# is asserted, an 
assertion of FERR#/PBE# indicates that the processor has a 
pending break event waiting for service. The assertion of FERR#/
PBE# indicates that the processor should be returned to the Normal 
state. For additional information on the pending break event 
functionality, including the identification of support of the feature 
and enable/disable information, refer to volume 3 of the Intel 
Architecture Software Developer's Manual
 and the Intel Processor 
Identification and the CPUID Instruction
 application note.
GTLREF[3:0]
Input
GTLREF[3:0] determine the signal reference level for GTL+ input 
signals. GTLREF is used by the GTL+ receivers to determine if a 
signal is a logical 0 or logical 1. 
Table 23.
Signal Description  (Sheet 4 of 9)
Name
Type
Description
Signals
Associated Strobe
D[15:0]#, DBI0# 
DSTBN0#
D[31:16]#, DBI1# 
DSTBN1#
D[47:32]#, DBI2# 
DSTBN2#
D[63:48]#, DBI3# 
DSTBN3#
Signals
Associated Strobe
D[15:0]#, DBI0# 
DSTBP0#
D[31:16]#, DBI1# 
DSTBP1#
D[47:32]#, DBI2# 
DSTBP2#
D[63:48]#, DBI3# 
DSTBP3#