Intel E7-8891 v2 CM8063601377422 User Manual

Product codes
CM8063601377422
Page of 504
Integrated I/O (IIO) Configuration Registers
200
Intel
®
 Xeon
® 
Processor E7-2800/4800/8800 v2 Product Family
Datasheet Volume Two: Functional Description, February 2014
14.2.5
RID
14.2.6
CCR
Accesses to the CCR field are redirected to the UBox due to DWORD alignment.
14.2.7
CLSR
Type:
CFG
PortID:
N/A
Bus:
0
Device:
0Function:0
Bus:
0
Device:
2Function:0-3
Bus:
0
Device:
3Function:0-3
Offset:
0x8
Bit
Attr
Default
Description
7:0
RO_V
0x0
revision_id:
Reflects the Uncore Revision ID after reset.
Reflects the Compatibility Revision ID after BIOS writes 0x69 to any RID 
register in any Intel Xeon processor E7-2800/4800/8800 v2 product family 
Product Family function.
Implementation Note:
Read and write requests from the host to any RID register in any Intel Xeon 
processor E7-2800/4800/8800 v2 product family Product Family function are 
redirected to the UBox.
Type:
CFG
PortID:
N/A
Bus:
0
Device:
0Function:0
Bus:
0
Device:
2Function:0-3
Bus:
0
Device:
3Function:0-3
Offset:
0x9
Bit
Attr
Default
Description
23:16
RO_V
0x06
base_class:
Generic Device
15:8
RO_V
0x04
0x0 (Device 0 
Function 0)
sub_class:
Generic Device
7:0
RO_V
0x0
interface:
This field is hardwired to 00h for PCI Express port and DMI port.
Type:
CFG
PortID:
N/A
Bus:
0
Device:
0Function:0
Bus:
0
Device:
2Function:0-3
Bus:
0
Device:
3Function:0-3
Offset:
0xc
Bit
Attr
Default
Description
7:0
RW
0x0
cacheline_size:
This register is set as RW for compatibility reasons only. Cacheline size is 
always 64B. IIO hardware ignores this setting.