Microchip Technology MA180025 Data Sheet

Page of 450
PIC18F87J90 FAMILY
DS39933D-page 416
 2010 Microchip Technology Inc.
FIGURE 28-9:
EXAMPLE SPI MASTER MODE TIMING (CKE = 0)       
TABLE 28-14: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0)    
Param 
No.
Symbol
Characteristic
Min
Max Units
Conditions
73
T
DI
V2
SC
H, 
T
DI
V2
SC
L
Setup Time of SDI Data Input to SCK Edge
20
ns
73A
T
B
2
B
Last Clock Edge of Byte 1 to the 1st Clock Edge 
of Byte 2
1.5 T
CY
 + 40
ns
(Note 2)
74
T
SC
H2
DI
L, 
T
SC
L2
DI
L
Hold Time of SDI Data Input to SCK Edge
40
ns
75
T
DO
R
SDO Data Output Rise Time
25
ns
76
T
DO
F
SDO Data Output Fall Time
25
ns
78
T
SC
R
SCK Output Rise Time (Master mode)
25
ns
79
T
SC
F
SCK Output Fall Time (Master mode)
25
ns
80
T
SC
H2
DO
V,
T
SC
L2
DO
V
SDO Data Output Valid after SCK Edge
50
ns
Note 1: Requires the use of Parameter #73A.
2: Only if Parameter #71A and #72A are used.
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
70
73
74
75, 76
78
79
80
79
78
MSb
LSb
bit 6 - - - - - - 1
LSb In
bit 6 - - - - 1
Note:
Refer to Figure 28-3 for load conditions.
MSb In