Microchip Technology DM183021 Data Sheet

Page of 392
 2010 Microchip Technology Inc.
 
DS39616D-page 353
PIC18F2331/2431/4331/4431
FIGURE 26-11:
EXAMPLE SPI MASTER MODE TIMING (CKE = 0)       
TABLE 26-11: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0)    
Param 
No.
Symbol
Characteristic
Min
Max Units
Conditions
73
TdiV2scH, 
TdiV2scL
Setup Time of SDI Data Input to SCK Edge
20
ns
73A
Tb2b
Last Clock Edge of Byte 1 to the 1st Clock Edge 
of Byte 2
1.5 T
CY
 + 40
ns
74
TscH2diL, 
TscL2diL
Hold Time of SDI Data Input to SCK Edge
40
ns
75
TdoR
SDO Data Output Rise Time
PIC18FXX31
25
ns
PIC18LFXX31
45
ns
76
TdoF
SDO Data Output Fall Time
25
ns
78
TscR
SCK Output Rise Time 
PIC18FXX31
25
ns
PIC18LFXX31
45
ns
79
TscF
SCK Output Fall Time 
25
ns
80
TscH2doV,
TscL2doV
SDO Data Output Valid after 
SCK Edge
PIC18FXX31
50
ns
PIC18LFXX31
100
ns
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
73
74
75, 76
78
79
80
79
78
MSb
LSb
bit 6 - - - - - -1
MSb In
LSb In
bit 6 - - - -1