Intel 807 AV8062701079702 Data Sheet

Product codes
AV8062701079702
Page of 134
Thermal Control Circuit (TCC) Activation Offset
TCC Activation Offset can be used to activate the Adaptive Thermal Monitor at
temperatures lower than Tj
MAX
. It is the preferred thermal protection mechanism for
Intel Turbo Boost Technology 2.0 operation since ACPI passive throttling states will
pull the processor out of turbo mode operation when triggered. An offset (in degrees
Celsius) can be written to the TEMPERATURE_TARGET (0x1A2) MSR, bits [29:24]. This
value will be subtracted from the value found in bits [23:16]. The default offset is
0 °C, TCC activation will occur at Tj
MAX
. The offset should be set lower than any other
protection such as ACPI _PSV trip points.
Frequency / Voltage Control
Upon Adaptive Thermal Monitor activation, the processor core attempts to dynamically
reduce processor core power by lowering the frequency and voltage operating point.
The operating points are automatically calculated by the processor core itself and do
not require the BIOS to program them as with previous generations of Intel
processors. The processor core will scale the operating points such that:
The voltage will be optimized according to the temperature, the core bus ratio,
and number of cores in deep C-states.
The core power and temperature are reduced while minimizing performance
degradation.
Once the temperature has dropped below the maximum operating temperature, the
operating frequency and voltage will transition back to the normal system operating
point.
Once a target frequency/bus ratio is resolved, the processor core will transition to the
new target automatically.
On an upward operating point transition, the voltage transition precedes the
frequency transition.
On a downward transition, the frequency transition precedes the voltage
transition.
The processor continues to execute instructions. However, the processor will halt
instruction execution for frequency transitions.
If a processor load-based Enhanced Intel SpeedStep Technology/P-state transition
(through MSR write) is initiated while the Adaptive Thermal Monitor is active, there
are two possible outcomes:
If the P-state target frequency is higher than the processor core optimized target
frequency, the P-state transition will be deferred until the thermal event has been
completed.
If the P-state target frequency is lower than the processor core optimized target
frequency, the processor will transition to the P-state operating point.
Clock Modulation
If the frequency/voltage changes are unable to end an Adaptive Thermal Monitor
event, the Adaptive Thermal Monitor will utilize clock modulation. Clock modulation is
done by alternately turning the clocks off and on at a duty cycle (ratio between clock
"on" time and total time) specific to the processor. The duty cycle is factory configured
to 25% on and 75% off and cannot be modified. The period of the duty cycle is
configured to 32 microseconds when the Adaptive Thermal Monitor is active. Cycle
5.6.1.1  
5.6.1.2  
5.6.1.3  
Thermal Management—Processor
5th Generation Intel
®
 Core
 Processor Family, Intel
®
 Core
 M Processor Family, Mobile Intel
®
 Pentium
®
 Processor Family, and
Mobile Intel
®
 Celeron
®
 Processor Family
March 2015
Datasheet – Volume 1 of 2
Order No.: 330834-004v1
67