Cypress CY7C1513V18 Manual De Usuario

Descargar
Página de 32
CY7C1511V18, CY7C1526V18
CY7C1513V18, CY7C1515V18
Document Number: 38-05363 Rev. *F
Page 7 of 32
CQ
Echo Clock
CQ Referenced with Respect to C. This is a free running clock and is synchronized to the input clock 
for output data (C) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The timings 
for the echo clocks are shown in the 
CQ
Echo Clock
CQ Referenced with Respect to C. This is a free running clock and is synchronized to the input clock 
for output data (C) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The timings 
for the echo clocks are shown in the 
ZQ
Input
Output Impedance Matching Input. This input is used to tune the device outputs to the system data bus 
impedance. CQ, CQ, and Q
[x:0] 
output impedance are set to 0.2 x RQ, where RQ is a resistor connected 
between ZQ and ground. Alternatively, this pin can be connected directly to V
DDQ
, which enables the 
minimum impedance mode. This pin cannot be connected directly to GND or left unconnected.
DOFF
Input
DLL Turn Off 
 Active LOW. Connecting this pin to ground turns off the DLL inside the device. The 
timings in the DLL turned off operation differs from those listed in this data sheet.
TDO
Output
TDO for JTAG.
TCK
Input
TCK Pin for JTAG.
TDI
Input
TDI Pin for JTAG.
TMS
Input
TMS Pin for JTAG.
NC
N/A
Not Connected to the Die. Can be tied to any voltage level.
V
SS
/144M
N/A
Address expansion for 144M. Can be tied to any voltage level.
V
SS
/288M
N/A
Address expansion for 288M. Can be tied to any voltage level.
V
REF
Input-
Reference
Reference Voltage Input. Static input used to set the reference level for HSTL inputs, outputs, and AC 
measurement points.
V
DD
Power Supply Power Supply Inputs to the Core of the Device
V
SS
Ground
Ground for the Device
V
DDQ
Power Supply Power Supply Inputs for the Outputs of the Device.
Pin Definitions 
 (continued)
Pin Name
IO
Pin Description