Gateway Intel Xeon L5520 TC.32500.005 Manual De Usuario
Los códigos de productos
TC.32500.005
Intel® Xeon® Processor 5500 Series Datasheet, Volume 2
117
Register Description
2.17.4
MC_RIR_WAY_CH2_0
MC_RIR_WAY_CH2_1
MC_RIR_WAY_CH2_2
MC_RIR_WAY_CH2_3
MC_RIR_WAY_CH2_4
MC_RIR_WAY_CH2_5
MC_RIR_WAY_CH2_6
MC_RIR_WAY_CH2_7
MC_RIR_WAY_CH2_8
MC_RIR_WAY_CH2_9
MC_RIR_WAY_CH2_10
MC_RIR_WAY_CH2_11
MC_RIR_WAY_CH2_12
MC_RIR_WAY_CH2_13
MC_RIR_WAY_CH2_14
MC_RIR_WAY_CH2_15
MC_RIR_WAY_CH2_16
MC_RIR_WAY_CH2_17
MC_RIR_WAY_CH2_18
MC_RIR_WAY_CH2_19
MC_RIR_WAY_CH2_20
MC_RIR_WAY_CH2_21
MC_RIR_WAY_CH2_22
MC_RIR_WAY_CH2_23
MC_RIR_WAY_CH2_24
MC_RIR_WAY_CH2_25
MC_RIR_WAY_CH2_26
MC_RIR_WAY_CH2_27
MC_RIR_WAY_CH2_28
MC_RIR_WAY_CH2_29
MC_RIR_WAY_CH2_30
MC_RIR_WAY_CH2_31
Channel Rank Interleave Way Range Registers. These registers allow the user to define
the ranks and offsets that apply to the ranges defined by the LIMIT in the
MC_RIR_LIMIT_CH registers. The mappings are as follows:
the ranks and offsets that apply to the ranges defined by the LIMIT in the
MC_RIR_LIMIT_CH registers. The mappings are as follows:
RIR_LIMIT_CH{chan}[0] -> RIR_WAY_CH{chan}[3:0]
RIR_LIMIT_CH{chan}[1] -> RIR_WAY_CH{chan}[7:6]
RIR_LIMIT_CH{chan}[2] -> RIR_WAY_CH{chan}[11:10]
RIR_LIMIT_CH{chan}[3] -> RIR_WAY_CH{chan}[15:14]
RIR_LIMIT_CH{chan}[4] -> RIR_WAY_CH{chan}[19:18]
RIR_LIMIT_CH{chan}[5] -> RIR_WAY_CH{chan}[23:22]
RIR_LIMIT_CH{chan}[6] -> RIR_WAY_CH{chan}[27:26]
RIR_LIMIT_CH{chan}[7] -> RIR_WAY_CH{chan}[31:28]