Freescale Semiconductor Demonstration Board for Freescale MC9S12XHY256 Microcontroller DEMO9S12XHY256 DEMO9S12XHY256 Manual De Usuario

Los códigos de productos
DEMO9S12XHY256
Descargar
Página de 924
S12X Debug (S12XDBGV3) Module
MC9S12XHY-Family Reference Manual, Rev. 1.04
236
Freescale Semiconductor
next state for the state sequencer following a match. The three debug state control registers are located at
the same address in the register address map (0x0027). Each register can be accessed using the COMRV
bits in DBGC1 to blend in the required register. The COMRV = 11 value blends in the match flag register
(DBGMFR).
6.3.2.7.1
Debug State Control Register 1 (DBGSCR1)
Read: If COMRV[1:0] = 00
Write: If COMRV[1:0] = 00 and S12XDBG is not armed.
This register is visible at 0x0027 only with COMRV[1:0] = 00. The state control register 1 selects the
targeted next state whilst in State1. The matches refer to the match channels of the comparator match
control logic as depicted in
 and described in
by setting the comparator enable bit in the associated DBGXCTL control register.
Table 6-18. State Control Register Access Encoding
COMRV
Visible State Control Register
00
 DBGSCR1
01
 DBGSCR2
10
 DBGSCR3
11
 DBGMFR
Address: 0x0027
7
6
5
4
3
2
1
0
R
0
0
0
0
SC3
SC2
SC1
SC0
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 6-9. Debug State Control Register 1 (DBGSCR1)
Table 6-19. DBGSCR1 Field Descriptions
Field
Description
3–0
SC[3:0]
These bits select the targeted next state whilst in State1, based upon the match event.
Table 6-20. State1 Sequencer Next State Selection
SC[3:0]
Description
0000
Any match triggers to state2
0001
Any match triggers to state3
0010
Any match triggers to Final State
0011
Match2 triggers to State2....... Other matches have no effect
0100
 Match2 triggers to State3....... Other matches have no effect
0101
Match2 triggers to Final State....... Other matches have no effect
0110
Match0 triggers to State2....... Match1 triggers to State3....... Other matches have no effect