Atmel Evaluation Kit AT91SAM9M10-G45-EK AT91SAM9M10-G45-EK Hoja De Datos

Los códigos de productos
AT91SAM9M10-G45-EK
Descargar
Página de 1361
 217
SAM9M10 [DATASHEET]
6355F–ATARM–12-Mar-13
 
21.15.1
SMC  Setup  Register
Name:
SMC_SETUP[0..5]
Addresses:
0xFFFFE800 [0], 0xFFFFE810 [1], 0xFFFFE820 [2], 0xFFFFE830 [3], 0xFFFFE840 [4],
0xFFFFE850 [5]
Access:
Read-write
• NWE_SETUP:  NWE  Setup  Length
The NWE signal setup length is defined as:
NWE setup length = (128* NWE_SETUP[5] + NWE_SETUP[4:0]) clock cycles
• NCS_WR_SETUP:  NCS  Setup  Length  in  WRITE  Access
In write access, the NCS signal setup length is defined as: 
NCS setup length = (128* NCS_WR_SETUP[5] + NCS_WR_SETUP[4:0]) clock cycles
• NRD_SETUP:  NRD  Setup  Length
The NRD signal setup length is defined in clock cycles as:
NRD setup length = (128* NRD_SETUP[5] + NRD_SETUP[4:0]) clock cycles
• NCS_RD_SETUP:  NCS  Setup  Length  in  READ  Access
In read access, the NCS signal setup length is defined as: 
NCS setup length = (128* NCS_RD_SETUP[5] + NCS_RD_SETUP[4:0]) clock cycles
31
30
29
28
27
26
25
24
NCS_RD_SETUP
23
22
21
20
19
18
17
16
NRD_SETUP
15
14
13
12
11
10
9
8
NCS_WR_SETUP
7
6
5
4
3
2
1
0
NWE_SETUP