Mitsubishi Electronics FX3S Manuel D’Utilisation
303
FX
3S
/FX
3G
/FX
3GC
/FX
3U
/FX
3UC
Series
Programming Manual - Basic & Applied Instruction Edition
11 Rotation and Shift Operation – FNC 30 to FNC 39
11.6 FNC 35 – SFTL / Bit Shift Left
11
FN
C30
-FN
C3
C30
-FN
C3
9
R
ota
tion and
Shi
ft
ft
12
FN
C40-FN
C40-FN
C49
D
ata O
perati
perati
on
13
FNC
50-FNC
59
High-Speed
Proc
essing
14
FM
C60-FN
C60-FN
C69
H
andy
In
struction
15
FN
C70-FN
C70-FN
C79
E
xternal
F
X
I/O
De
vice
16
FNC
80-FNC
89
External
FX
Dev
ice
ice
17
FNC1
00-
FNC10
00-
FNC10
9
Dat
a
a
Transfer 2
18
FNC1
10-
FNC139
FNC139
Fl
oati
ng Poi
nt
19
FNC14
0-F
N
C
149
Da
ta
Operation 2
20
FNC1
50-
FNC159
FNC159
Pos
itioning
itioning
Control
11.6
FNC 35 – SFTL / Bit Shift Left
Outline
This instruction shifts bit devices of the specified bit length leftward by the specified number of bits.
After shift, the bit device
After shift, the bit device
is transferred by "n2" bits from the least significant bit.
1. Instruction format
2. Set data
*1.
Do not set a negative value to the number of bits to be shifted leftward.
3. Applicable devices
S1: "D .b" is available only in FX
3U
and FX
3UC
PLCs. However, index modifiers (V and Z) are not available.
S2: This function is supported only in FX
3G
/FX
3GC
/FX
3U
/FX
3UC
PLCs.
Explanation of function and operation
1. 16-bit operation (SFTL and SFTLP)
For "n1" bits (shift register length) starting from
, "n2" bits are shifted leftward ([1] and [2] shown below).
After shift, "n2" bits from
are transferred to "n2" bits from
([3] shown below).
Operand Type
Description
Data Type
Head bit device number to be stored to the shift data after leftward shift
Bit
Head bit device number to be shifted leftward
Bit
n1
Bit length of the shift data n2
≤ n1 ≤ 1024
16-bit binary
n2
Number of bits to be shifted leftward n2
≤ n1 ≤ 1024
*1
16-bit binary
Oper-
and
Type
Bit Devices
Word Devices
Others
System User
Digit Specification
System User
Special
Unit
Index
Con-
stant
stant
Real
Number
Charac-
ter String
Pointer
X Y M T C S D .b KnX KnY KnM KnS T C D
R U \G
V Z Modify K H
E
" "
P
S1
n1
n2
S2
S
P
FNC 35
SFTL
16-bit Instruction
9 steps
Mnemonic
Operation Condition
Continuous
Operation
Pulse (Single)
Pulse (Single)
Operation
SFTL
SFTLP
−
−
−
Mnemonic
Operation Condition
32-bit Instruction
S
D
S
D
D
S
D
+8
+2
n2 (in the case of "n2=3")
n1 (in the case of "n1=9")
[1]
Overflow (data to
be deleted)
+1
D
+7 +6
+5
D
+4 +3
+8
D
+7 +6
+5 +4 +3 +2
D
+1
to +5 before shift (n2=3)
D
[3] Copy
[2]
"n2" bits are
shifted rightward
(n2=3).
+2 to before shift (n2=3)
S
+2 +1
Before
execution
After
execution
S
S
S
D
D
D
D
D
D
D
S
D
D
D
D
D
D
D
D
Command
input
FNC 35
SFTLP
SFTLP
n1
n2
D
S