Intel E3815 FH8065301567411 Fiche De Données
Codes de produits
FH8065301567411
PCI Express* 2.0
Intel
®
Atom™ Processor E3800 Product Family
3180
Datasheet
23.2
Features
•
Conforms to PCI Express* Base Specification, Rev. 2.0
•
5.0 or 2.5 GT/s operation per root port
•
Virtual Channel support for VC0
•
x1, x2 and x4 link widths (auto negotiated)
•
Flexible Root Port (1-4) configuration options
— (4) x1’s
Table 238. Signals
Signal Name
Direction
Plat. Power
Description
PCIE_TXP[3:0]
PCIE_TXN[3:0]
O
PCIESATA
PCI Express* Transmit
PCI Express* Ports 3:0 transmit pair (P and N) signals.
Each pair makes up the transmit half of a lane.
PCI Express* Ports 3:0 transmit pair (P and N) signals.
Each pair makes up the transmit half of a lane.
PCIE_RXP[3:0]
PCIE_RXN[3:0]
I
PCIESATA
PCI Express* Receive:
PCI Express* Ports 3:0 receive pair (P and N) signals.
Each pair makes up the receive half of lane.
PCI Express* Ports 3:0 receive pair (P and N) signals.
Each pair makes up the receive half of lane.
PCIE_CLKP[3:0]
PCIE_CLKN[3:0]
O
V1P0S
PCI Express* Output Clock
100-MHz differential clock signals. These are not
owned by the PCI Express* controller, but are platform
clocks found in the Integrated Clock.
100-MHz differential clock signals. These are not
owned by the PCI Express* controller, but are platform
clocks found in the Integrated Clock.
PCIE_CLKREQ[3:0]#
I
V1P8S
PCI Express* Clock Request
Used for devices that need to request one of the four
output clocks. Each clock request maps to the
matching clock output (e.g., PCI_CLKREQ[0] maps to
PCIE_CLKP/N[0]). These are not owned by the PCI
Express* controller, but are platform clocks found in
the Integrated Clock.
These signals are muxed and may be used by other
functions.
Used for devices that need to request one of the four
output clocks. Each clock request maps to the
matching clock output (e.g., PCI_CLKREQ[0] maps to
PCIE_CLKP/N[0]). These are not owned by the PCI
Express* controller, but are platform clocks found in
the Integrated Clock.
These signals are muxed and may be used by other
functions.
PCIE_RCOMP_P
PCIE_RCOMP_N
PCIE_RCOMP_N
I/O
These pins are used to connect the external resistors
used for Rcomp. Please contact your Intel
representative for details.
used for Rcomp. Please contact your Intel
representative for details.
Figure 114.PCIe* 2.0 Lane 0 Signal Example
T
X
P
[0]
R
E
Q
[0]
T
X
N
[0]
R
X
P
[0]
R
X
N
[0]
C
L
K
P
[0]
C
L
K
N
[0]
Lane 0