Intel Xeon L3406 CM80616005010AA Manuale Utente

Codici prodotto
CM80616005010AA
Pagina di 302
Processor Uncore Configuration Registers
236
Datasheet, Volume 2
4.9.9
MC_TEST_PAT_BA
Memory Test Pattern Generator Buffer.
4.9.10
MC_TEST_PAT_IS
Memory test pattern inversion selection register.
4.9.11
MC_TEST_PAT_DCD
Memory test DC drive register.
Device:
3
Function:
4
Offset:
B0h
Access as a DWord
Bit
Attr
Default
Description
31:0
RW
0
DATA
32-bit window into the indirectly-addressed pattern buffer register space.
Device:
3
Function:
4
Offset:
BCh
Access as a DWord
Bit
Attr
Default
Description
31:8
RO
0
Reserved
7:0
RW
1
LANE_INVERT
Per-lane selection of normal or inverted pattern
Device:
3
Function:
4
Offset:
C0h
Access as a DWord
Bit
Attr
Default
Description
31:8
RO
0
Reserved
7:0
RW
0
LANE_DRIVE_DC
Per-lane selection of DC pattern