Atmel Evaluation Kit AT91SAM9X25-EK AT91SAM9X25-EK Scheda Tecnica

Codici prodotto
AT91SAM9X25-EK
Pagina di 1151
72
SAM9X25 [DATASHEET]
11054E–ATARM–10-Mar-2014
13.6 I/O Line Description
 
13.7 Product Dependencies
13.7.1 I/O Lines
The interrupt signals FIQ and IRQ0 to IRQn are normally multiplexed through the PIO controllers. Depending on the 
features of the PIO controller used in the product, the pins must be programmed in accordance with their assigned 
interrupt function. This is not applicable when the PIO controller used in the product is transparent on the input path.
13.7.2 Power Management
The Advanced Interrupt Controller is continuously clocked. The Power Management Controller has no effect on the 
Advanced Interrupt Controller behavior.
The assertion of the Advanced Interrupt Controller outputs, either nIRQ or nFIQ, wakes up the ARM processor while it is 
in Idle Mode. The General Interrupt Mask feature enables the AIC to wake up the processor without asserting the 
interrupt line of the processor, thus providing synchronization of the processor on an event.
13.7.3 Interrupt Sources
The Interrupt Source 0 is always located at FIQ. If the product does not feature an FIQ pin, the Interrupt Source 0 cannot 
be used.
The Interrupt Source 1 is always located at System Interrupt. This is the result of the OR-wiring of the system peripheral 
interrupt lines. When a system interrupt occurs, the service routine must first distinguish the cause of the interrupt. This is 
performed by reading successively the status registers of the above mentioned system peripherals.
The interrupt sources 2 to 31 can either be connected to the interrupt outputs of an embedded user peripheral or to 
external interrupt lines. The external interrupt lines can be connected directly, or through the PIO Controller.
The PIO Controllers are considered as user peripherals in the scope of interrupt handling. Accordingly, the PIO 
Controller interrupt lines are connected to the Interrupt Sources 2 to 31.
The peripheral identification defined at the product level corresponds to the interrupt source number (as well as the bit 
number controlling the clock of the peripheral). Consequently, to simplify the description of the functional operations and 
the user interface, the interrupt sources are named FIQ, SYS, and PID2 to PID31. 
Table 13-1. I/O Line Description
Pin Name
Pin Description
Type
FIQ
Fast Interrupt
Input
IRQ0 - IRQn
Interrupt 0 - Interrupt n
Input
Table 13-2. I/O Lines
Instance
Signal
I/O Line
Peripheral
AIC
FIQ
PC31
A
AIC
IRQ
PB18
A