Intel Xeon Wolfdale E3210 P4X-UPE3210-316-6M1333 データシート
製品コード
P4X-UPE3210-316-6M1333
Host-Primary PCI Express* Bridge Registers (D1:F0)
172
Datasheet
6.36
DCTL—Device Control
B/D/F/Type:
0/1/0/PCI
Address Offset: A8–A9h
Default Value:
0000h
Access:
RW, RO
Size:
16 bits
This register provides control for PCI Express device specific capabilities.
The error reporting enable bits are in reference to errors detected by this device, not
error messages received across the link. The reporting of error messages (ERR_CORR,
ERR_NONFATAL, ERR_FATAL) received by Root Port is controlled exclusively by Root
Port Command Register.
Bit
Access
Default
Value
Description
15:8
RO
0h
Reserved
7:5
RW
000b
Max Payload Size (MPS):
000 = 128B max supported payload for Transaction Layer Packets (TLP). As a
000 = 128B max supported payload for Transaction Layer Packets (TLP). As a
receiver, the Device must handle TLPs as large as the set value; as
transmitter, the Device must not generate TLPs exceeding the set value.
transmitter, the Device must not generate TLPs exceeding the set value.
All other encodings are reserved.
Hardware will actually ignore this field. It is writeable only to support compliance
testing.
Hardware will actually ignore this field. It is writeable only to support compliance
testing.
4
RO
0b
Reserved.
3
RW
0b
Unsupported Request Reporting Enable (URRE): When set, this bit allows
signaling ERR_NONFATAL, ERR_FATAL, or ERR_CORR to the Root Control register
when detecting an unmasked Unsupported Request (UR). An ERR_CORR is
signaled when an unmasked Advisory Non-Fatal UR is received. An ERR_FATAL
or ERR_NONFATAL is sent to the Root Control register when an uncorrectable
non-Advisory UR is received with the severity bit set in the Uncorrectable Error
Severity register.
signaling ERR_NONFATAL, ERR_FATAL, or ERR_CORR to the Root Control register
when detecting an unmasked Unsupported Request (UR). An ERR_CORR is
signaled when an unmasked Advisory Non-Fatal UR is received. An ERR_FATAL
or ERR_NONFATAL is sent to the Root Control register when an uncorrectable
non-Advisory UR is received with the severity bit set in the Uncorrectable Error
Severity register.
2
RW
0b
Fatal Error Reporting Enable (FERE): When set, this bit enables signaling of
ERR_FATAL to the Root Control register due to internally detected errors or error
messages received across the link. Other bits also control the full scope of
related error reporting.
ERR_FATAL to the Root Control register due to internally detected errors or error
messages received across the link. Other bits also control the full scope of
related error reporting.
1
RW
0b
Non-Fatal Error Reporting Enable (NERE): When set, this bit enables
signaling of ERR_NONFATAL to the Rool Control register due to internally
detected errors or error messages received across the link. Other bits also
control the full scope of related error reporting.
signaling of ERR_NONFATAL to the Rool Control register due to internally
detected errors or error messages received across the link. Other bits also
control the full scope of related error reporting.
0
RW
0b
Correctable Error Reporting Enable (CERE): When set, this bit enables
signaling of ERR_CORR to the Root Control register due to internally detected
errors or error messages received across the link. Other bits also control the full
scope of related error reporting.
signaling of ERR_CORR to the Root Control register due to internally detected
errors or error messages received across the link. Other bits also control the full
scope of related error reporting.