Intel 220 LE80557RE009512 データシート
製品コード
LE80557RE009512
Electrical Specifications
18
Datasheet
3.2.3
FSB Decoupling
The processor integrates signal termination on the die. In addition, some of the high
frequency capacitance required for the FSB is included on the processor package.
However, additional high frequency capacitance must be added to the motherboard to
properly decouple the return currents from the front side bus. Bulk decoupling must
also be provided by the motherboard for proper [A]GTL+ bus operation.
3.3
Voltage Identification
The Voltage Identification (VID) specification for the processor is defined by the
Intel(R) IMVP-6 Mobile Processor Voltage Regulation Specification. The voltage set by
the VID signals is the reference VR output voltage to be delivered to the processor V
CC
pins. Refer to
for the DC specifications for these signals. Voltages for each
processor frequency is provided in
.
Individual processor VID values may be calibrated during manufacturing such that two
devices at the same core speed may have different default VID settings. This is
reflected by the VID Range values provided in
.
The processor uses seven voltage identification signals, VID[6:0], to support automatic
selection of power supply voltages.
specifies the voltage level corresponding to
the state of VID[6:0]. A ‘1’ in this table refers to a high voltage level and a ‘0’ refers to
a low voltage level. If the processor socket is empty (VID[6:0] = 1111111), or the
voltage regulation circuit cannot supply the voltage that is requested, it must disable
itself.
The processor provides the ability to operate while transitioning to an adjacent VID and
its associated processor core voltage (V
CC
). This will represent a DC shift in the load
line. It should be noted that a low-to-high or high-to-low voltage state change may
result in as many VID transitions as necessary to reach the target core voltage.
Transitions above the specified VID are not permitted.
includes VID step sizes
and DC shift ranges. Minimum and maximum voltages must be maintained as shown in
as measured across the VCC_SENSE and VSS_SENSE pins.
The VRM or VRD used must be capable of regulating its output to the value defined by
the new VID. DC specifications for dynamic VID transitions are included in
and
. Refer to the Intel(R) IMVP-6 Mobile Processor Voltage Regulation Specification
for further details.
=
Table 2.
Voltage Identification Definition (Sheet 1 of 4)
VID6
VID5
VID4
VID3
VID2
VID1
VID0
V
CC
(V)
0
0
0
0
0
0
0
1.5000
0
0
0
0
0
0
1
1.4875
0
0
0
0
0
1
0
1.4750
0
0
0
0
0
1
1
1.4625
0
0
0
0
1
0
0
1.4500
0
0
0
0
1
0
1
1.4375
0
0
0
0
1
1
0
1.4250
0
0
0
0
1
1
1
1.4125
0
0
0
1
0
0
0
1.4000
0
0
0
1
0
0
1
1.3875
0
0
0
1
0
1
0
1.3750