Atmel ARM-Based Evaluation Kit AT91SAM9N12-EK AT91SAM9N12-EK データシート
製品コード
AT91SAM9N12-EK
ARM DDI0198D
Copyright © 2001-2003 ARM Limited. All rights reserved.
Index-1
Index
The items in this index are listed in alphabetical order. The references given are to page numbers.
A
A bit 2-14
Aborts, external 3-29
Access control, domain 3-24
Access permission bits 3-24
Access permissions 3-3
Access priorities, TCM and cache 4-8
Address alignment 6-6
Address translation 3-5
Addresses 2-4
AHB
Aborts, external 3-29
Access control, domain 3-24
Access permission bits 3-24
Access permissions 3-3
Access priorities, TCM and cache 4-8
Address alignment 6-6
Address translation 3-5
Addresses 2-4
AHB
ARM926EJ-S
B
Block diagram 1-2
Bus interface unit 6-2
Busy-waiting 8-10
Byte accesses 6-6
Byte lane indication 6-6
Byte writable memory 5-20
Bus interface unit 6-2
Busy-waiting 8-10
Byte accesses 6-6
Byte lane indication 6-6
Byte writable memory 5-20
C
C and B bits
Cache
access priorities 4-8
associativity encoding 2-10
debug control register B-12
enabling 4-5
features 4-2
lockdown regsiter 2-26
operations 2-21
operations register 2-21
RAMs 12-3
size encoding 2-10
type 2-9
type register 2-7, 2-8
type register example format 2-11
unlock procedure 2-29
way format 4-9
way, loading addresses 2-28
writeback (WB) 4-2
write-through (WT) 4-2
associativity encoding 2-10
debug control register B-12
enabling 4-5
features 4-2
lockdown regsiter 2-26
operations 2-21
operations register 2-21
RAMs 12-3
size encoding 2-10
type 2-9
type register 2-7, 2-8
type register example format 2-11
unlock procedure 2-29
way format 4-9
way, loading addresses 2-28
writeback (WB) 4-2
write-through (WT) 4-2