ユーザーズマニュアル (P4X-0028-512K-533)目次Introduction11Terminology12State of Data13References14Electrical Specifications15Front Side Bus and GTLREF15Power and Ground Pins15Decoupling Guidelines15Front Side Bus Clock (BCLK[1:0]) and Processor Clocking16PLL Filter17Front Side Bus-to-Core Frequency Ratio17Front Side Bus Clock Frequency Select Truth Table for BSEL[1:0]17Typical VCCIOPLL, VCCA and VSSA Power Distribution18Phase Lock Loop (PLL) Filter Requirements19Voltage Identification20Voltage Identification Definition21Reserved Or Unused Pins22Front Side Bus Signal Groups22Front Side Bus Signal Groups23Asynchronous GTL+ Signals24Maximum Ratings24Processor Absolute Maximum Ratings24Processor DC Specifications25Voltage and Current Specifications26Intel® Xeon™ Processor with 512 KB L2 Cache Voltage-Current (VID =1.5V)27Intel® Xeon™ Processor with 512 KB L2 Cache Voltage-Current (VID = 1.525V)28Front Side Bus Differential BCLK Specifications28AGTL+ Signal Group DC Specifications29TAP and PWRGOOD Signal Group DC Specifications29SMBus Signal Group DC Specifications30AGTL+ Front Side Bus Specifications31AGTL+ Bus Voltage Definitions31Front Side Bus AC Specifications32Front Side Bus Common Clock AC Specifications33Miscellaneous Signals+ AC Specifications34TAP Signal Group AC Specifications35Processor AC Timing Waveforms36Electrical Test Circuit37TCK Clock Waveform37Differential Clock Waveform38Differential Clock Crosspoint Specification38Front Side Bus Common Clock Valid Delay Timing Waveform39Front Side Bus Source Synchronous 2X (Address) Timing Waveform39Front Side Bus Source Synchronous 4X (Data) Timing Waveform40Front Side Bus Reset and Configuration Timing Waveform41Power-On Reset and Configuration Timing Waveform41TAP Valid Delay Timing Waveform42Test Reset (TRST#), Async GTL+ Input, and PROCHOT# Timing Waveform42THERMTRIP# to VCC Timing42SMBus Timing Waveform43SMBus Valid Delay Timing Waveform43Example 3.3 VDC/SM_VCC Sequencing44Front Side Bus Signal Quality Specifications45BCLK Signal Quality Specifications45Front Side Bus Signal Quality Specifications and Measurement Guidelines46BCLK[1:0] Signal Integrity Waveform46Buffers47Ringback Specifications for TAP Buffers47Buffers48Low-to-High Front Side Bus Receiver Ringback Tolerance for PWRGOOD TAP Buffers48Front Side Bus Signal Quality Specifications and Measurement Guidelines50Source Synchronous (200 MHz) AGTL+ Signal Group Overshoot/Undershoot Tolerance53Maximum Acceptable Overshoot/Undershoot Waveform55Mechanical Specifications57INT-mPGA Processor Package Assembly Drawing (Includes Socket)57Mechanical Specifications58INT-mPGA Processor Package Top View: Component Placement Detail58INT-mPGA Processor Package Drawing59INT-mPGA Processor Package Dimensions59INT-mPGA Processor Package Top View: Component Height Keep-in60INT-mPGA Processor Package Cross Section View: Pin Side Component Keep-in60INT-mPGA Processor Package: Pin Detail61Processor Package Load Specifications62IHS Flatness and Tilt Drawing62Insertion Specifications63Mass Specifications63Materials63Processor Mass63Markings64Processor Top-Side Markings64Processor Bottom-Side Markings64Pin-Out Diagram65Processor Pin Out Diagram: Top View65Processor Pin Out Diagram: Bottom View66Pin Listing and Signal Definitions67Processor Pin Assignments67Pin Listing by Pin Name67Signal Definitions84Signal Definitions84Thermal Specifications95Processor with Thermal and Mechanical Components - Exploded View95Thermal Specifications96Processor Thermal Design Power vs Electrical Projections for VID = 1.500V96Processor Thermal Design Power vs Electrical Projections for VID = 1.525V97Measurements for Thermal Specifications98Thermal Measurement Point for Processor TCASE98Features99Power-On Configuration Options99Clock Control and Low Power States99Power-On Configuration Option Pins99Stop Clock State Machine100Thermal Monitor102System Management Bus (SMBus) Interface103Logical Schematic of SMBus Circuitry104Read Byte SMBus Packet107Write Byte SMBus Packet108Send Byte SMBus PacketReceive Byte SMBus Packet109SMBus Thermal Sensor Command Byte Bit Assignments109SMBus Thermal Sensor Status Register111SMBus Thermal Sensor Conversion Rate Registers112Thermal Sensor SMBus Addressing114Boxed Processor Specifications115Introduction115Mechanical Specifications116sors116Retention Mechanism118Boxed Processor Clip119Multiple View Space Requirements for the Boxed Processor120Fan Connector Electrical Pin Sequence121Fan Cable Connector Requirements122Processor Wind Tunnel General Dimensions123Processor Wind Tunnel Detailed Dimensions1241U Rack Mount Server Solution125Exploded View of the 1U Thermal Solution125Assembled View of the 1U Thermal Solution126Thermal Specifications127Debug Tools Specifications128Logic Analyzer Interface (LAI)128サイズ: 1.6MBページ数: 129Language: Englishマニュアルを開く
データシート (P4X-0028-2M-800)目次1.0 Introduction91.1 Terminology101.2 References121.3 State of Data122.0 Electrical Specifications132.1 Power and Ground Pins132.2 Decoupling Guidelines132.2.1 VCC Decoupling132.2.2 VTT Decoupling132.2.3 Front Side Bus AGTL+ Decoupling142.3 Front Side Bus Clock (BCLK[1:0]) and Processor Clocking142.3.1 Front Side Bus Frequency Select Signals (BSEL[1:0])142.3.2 Phase Lock Loop (PLL) and Filter152.4 Voltage Identification (VID)162.5 Reserved or Unused Pins182.6 Front Side Bus Signal Groups192.7 GTL+ Asynchronous and AGTL+ Asynchronous Signals222.8 Test Access Port (TAP) Connection222.9 Mixing Processors222.10 Absolute Maximum and Minimum Ratings232.11 Processor DC Specifications242.11.1 VCC Overshoot Specification302.11.2 Die Voltage Validation313.0 Mechanical Specifications353.1 Package Mechanical Drawings353.2 Processor Component Keepout Zones383.3 Package Loading Specifications383.4 Package Handling Guidelines393.5 Package Insertion Specifications393.6 Processor Mass Specifications393.7 Processor Materials393.8 Processor Markings403.9 Processor Pinout Coordinates414.0 Signal Definitions434.1 Signal Definitions435.0 Pin List535.1 Low Voltage Intel® Xeon™ Processor with 800 MHz System Bus Pin Assignments535.1.1 Pin Listing by Pin Name545.1.2 Pin Listing by Pin Number626.0 Thermal Specifications716.1 Package Thermal Specifications716.1.1 Thermal Specifications716.1.2 Thermal Metrology746.2 Processor Thermal Features746.2.1 Thermal Monitor746.2.2 On-Demand Mode756.2.3 PROCHOT# Signal Pin756.2.4 FORCEPR# Signal Pin756.2.5 THERMTRIP# Signal Pin766.2.6 TCONTROL and Fan Speed Reduction766.2.7 Thermal Diode767.0 Features797.1 Power-On Configuration Options797.2 Clock Control and Low Power States797.2.1 Normal State807.2.2 HALT Power-Down State807.2.3 Stop-Grant State827.2.4 HALT Snoop State or Snoop State827.2.5 Sleep State838.0 Debug Tools Specifications858.1 Debug Port System Requirements858.2 Target System Implementation858.2.1 System Implementation858.3 Logic Analyzer Interface (LAI)858.3.1 Mechanical Considerations868.3.2 Electrical Considerations86サイズ: 1.28MBページ数: 86Language: Englishマニュアルを開く