Motorola ATCA-717 사용자 설명서

다운로드
페이지 156
FPGA Registers
Maps and Registers
PENT/ATCA−717
143
PMC Status Register
This register, which is accessible via the index address 0x04, indicates the current status of
all four on−board PMC sites.
aaa
Table 27:
 PMC Status Register
Bit
Description
Default
Access
0
PMC slot 1
0: Empty
1: Populated
r
1
PMC slot 2
0: Empty
1: Populated
r
2
PMC slot 3
0: Empty
1: Populated
r
3
PMC slot 4
0: Empty
1: Populated
r
4
Routing of PCIX_PMC_INT_N interrupts
0
2
: Interrupts are routed to FPGA output
signals PIRQA−D_N
1
2
: Interrupts are routed to FPGA output
signals PXIRQ_N0−3
0
2
r/w
6:5
Reserved
000
2
r
7
Indicates if PMC slots are ready for PCI
enumeration
0: Not ready
1: Ready
aa
r
Shut Down Register
This write−only register, which is accessible via the index address 0x05, allows to pull
down the FRU_EN signal to GND and thus initiate a blade power−down.
a
This register was introduced because the FRU_EN signal is under normal operation
controlled by the IPMC. If the IPMC however is is not operating anymore, for example
during a firmware upgrade, the FRU_EN signal is released and remains in the state it
previously had been in. In this case it may be necessary to explicitly pull down FRU_EN
via this register.
a
Bit
Description
Access
7:0
Pull down FRU_EN signal
00111100
2
: Pull down FRU_EN
w