Fujitsu FR81S 사용자 설명서
CHAPTER 48: WAVEFORM GENERATOR
4. Registers
FUJITSU SEMICONDUCTOR LIMITED
CHAPTER : WAVEFORM GENERATOR
FUJITSU SEMICONDUCTOR CONFIDENTIAL
13
DTSCR1: Address 12A9
H
(Access: Byte, Half-word, Word)
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
DMOD1 GTEN3 GTEN2
TMIF1
TMIE1
TMD5
TMD4
TMD3
Initial values
0
0
0
0
0
0
0
0
Attributes
R/W
R/W
R/W
R(RM1),
W
R/W
R/W
R/W
R/W
[bit7] DMOD1: Output polarity control bit
DMOD1
Function
0
Normal polarity output
1
Inverted polarity output
⋅
This bit is used to configure U/V/W output in the dead time timer mode.
⋅
When this bit is set, output polarity of U/V/W will be inverted.
Note:
This bit does not mean anything if the dead time timer mode is not selected. (TMD5: bit18=0)
[bit6] GTEN3: GATE signal control bit 3
GTEN3
Function
0
GATE signal will not be controlled by a compare output of the output compare.
(asynchronous mode)
1
GATE signal will be controlled by a compare output of the output compare.
(synchronous mode)
⋅
This bit is used to control the PPG timer's GATE signal output for the compare output of the output
compare.
⋅
If it is set to 0, GATE signal will not be output.
⋅
If it is set to 1, GATE signal will be output. PPG of the output destination can be selected from PSEL11,
PSEL10 of SIGCR20/21.
[bit5] GTEN2: GATE signal control bit 2
GTEN2
Function
0
GATE signal will not be controlled by a compare output of the output compare.
(asynchronous mode)
1
GATE signal will be controlled by a compare output of the output compare.
(synchronous mode)
⋅
This bit is used to control the PPG timer's GATE signal output for the compare output of the output
compare.
⋅
If it is set to 0, GATE signal will not be output.
⋅
If it is set to 1, GATE signal will be output. PPG of the output destination can be selected from PSEL11,
PSEL10 of SIGCR20/21.
MB91520 Series
MN705-00010-1v0-E
2058