Intel Celeron 1.1GHz RK80530RY005256 데이터 시트
제품 코드
RK80530RY005256
42
Datasheet
Intel
®
Celeron
®
Processor up to 1.10 GHz
NOTES:
1. Unless otherwise noted, all specifications in this table apply to Celeron processors at all frequencies
2. These specifications are tested during manufacturing.
3. These signals may be driven asynchronously.
4. All CMOS outputs shall be asserted for at least 2 BCLKs.
5. When driven inactive or after V
2. These specifications are tested during manufacturing.
3. These signals may be driven asynchronously.
4. All CMOS outputs shall be asserted for at least 2 BCLKs.
5. When driven inactive or after V
CCCORE
, V
TT
, V
CCCMOS
, and BCLK become stable.
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all Intel
®
Celeron
®
processor frequencies.
NOTES:
1. Unless otherwise noted, all specifications in this table apply to Celeron FC-PGA/FC-PGA2 processors at all
frequencies and cache sizes.
2. For a reset, the clock ratio defined by these signals must be a safe value (their final or a lower-multiplier)
within this delay unless PWRGOOD is being driven inactive.
3. These parameters apply to processor engineering samples only. For production units, the processor core
frequency will be determined through the processor internal logic.
Table 19. System Bus AC Specifications (CMOS Signal Group)
1, 2, 3, 4
T# Parameter
Min
Max
Unit
Figure
Notes
T14: CMOS Input Pulse Width, except
PWRGOOD
2
BCLKs
Active and
Inactive states
Inactive states
T15: PWRGOOD Inactive Pulse Width
10
BCLKs
5
Table 20. System Bus AC Specifications (Reset Conditions)
(for Both S.E.P. and PPGA Packages)
T# Parameter
Min
Max
Unit
Figure
Notes
T16: Reset Configuration Signals (A[14:5]#,
BR0#, FLUSH#, INIT#) Setup Time
4
BCLKs
Before deassertion
of RESET#
of RESET#
T17: Reset Configuration Signals (A[14:5]#,
BR0#, FLUSH#, INIT#) Hold Time
2
20
BCLKs
After clock that
deasserts RESET#
deasserts RESET#
Table 21. System Bus AC Specifications (Reset Conditions) (for the FC-PGA/FC-PGA2
Packages)
T# Parameter
Min
Max
Unit
Figure
Notes
T16: Reset Configuration Signals
(A[14:5]#, BR0#, INIT#)
Setup Time
Setup Time
4
BCLKs
Before deassertion of
RESET#
RESET#
T17: Reset Configuration Signals
(A[14:5]#, BR0#, INIT#) Hold
Time
Time
2
20
BCLKs
After clock that
deasserts RESET#
deasserts RESET#
T18: Reset Configuration Signals
(A20M#, IGNNE#, LINT[1:0])
Setup Time
Setup Time
1
ms
Before deassertion of
RESET#, 3
RESET#, 3
T19: Reset Configuration Signals
(A20M#, IGNNE#, LINT[1:0])
Delay Time
Delay Time
5
BCLKs
After assertion of
RESET#, 2, 3
RESET#, 2, 3
T20: Reset Configuration Signals
(A20M#, IGNNE#, LINT[1:0])
Hold Time
Hold Time
2
20
BCLKs
After clock that
deasserts RESET#, 3
deasserts RESET#, 3