Renesas SH7264 Manual Do Utilizador

Página de 2152
 
Section 35   Motor Control PWM Timer 
R01UH0134EJ0400  Rev. 4.00  
 
Page 1837 of 2108 
Sep 24, 2014 
 
 
 
SH7262 Group, SH7264 Group 
Bit Bit 
Name 
Initial 
Value R/W Description 
15 to 13 
 
 
 Reserved 
12 OTS 0 
 
Output Terminal Select 
Selects the pin used for PWM output. Unselected pins 
output a low level (or a high level when the 
corresponding bit in PWPR_n is set to 1). For details, 
see table 35.3. 
11, 10 
 
 
 Reserved 
9 DT9 
 Duty 
These bits specify the PWM output duty. A high level 
(or a low level when the corresponding bit in PWPR_n 
is set to 1) is output from the time PWCNT_n is cleared 
by a PWCYR_n compare match until a PWDTR_n 
compare match occurs. When all of the bits are 0, there 
is no high-level (or low-level when the corresponding 
bit in PWPR_n is set to 1) output period. 
8 DT8 
 
7 DT7 
 
6 DT6 
 
5 DT5 
 
4 DT4 
 
3 DT3 
 
2 DT2 
 
1 DT1 
 
0 DT0 
 
 
 
Table 35.3  Output Selection by OTS Bit 
Register 
Bit 12 
Description 
OTS 
PWDTR_1A/ 
PWDTR_2A 
PWMnA output selected 
PWMnB output selected 
PWDTR_1C/ 
PWDTR_2C 
PWMnC output selected 
PWMnD output selected 
PWDTR_1E/ 
PWDTR_2E 
PWMnE output selected 
PWMnF output selected 
PWDTR_1G/ 
PWDTR_2G 
PWMnG output selected 
PWMnH output selected