Intel i7-3920XM Extreme AW8063801009607 Manual Do Utilizador
Códigos do produto
AW8063801009607
Datasheet, Volume 2
89
Processor Configuration Registers
8
RW
0b
Uncore
SERR# Message Enable (SERRE)
This bit controls the root port's SERR# messaging. The processor
This bit controls the root port's SERR# messaging. The processor
communicates the SERR# condition by sending an SERR
message to the PCH. This bit, when set, enables reporting of
non-fatal and fatal errors detected by the device to the Root
Complex. Note that errors are reported if enabled either through
this bit or through the PCI Express* specific bits in the Device
Control Register.
In addition, for Type 1 configuration space header devices, this
In addition, for Type 1 configuration space header devices, this
bit, when set, enables transmission by the primary interface of
ERR_NONFATAL and ERR_FATAL error messages forwarded from
the secondary interface. This bit does not affect the transmission
of forwarded ERR_COR messages.
0 = The SERR message is generated by the root port only under
0 = The SERR message is generated by the root port only under
conditions enabled individually through the Device Control
Register.
1 = The root port is enabled to generate SERR messages which
will be sent to the PCH for specific root port error conditions
generated/detected or received on the secondary side of the
virtual PCI to PCI bridge. The status of SERRs generated is
reported in the PCISTS register.
7
RO
0h
Reserved (RSVD)
6
RW
0b
Uncore
Parity Error Response Enable (PERRE)
This bit controls whether or not the Master Data Parity Error bit in
This bit controls whether or not the Master Data Parity Error bit in
the PCI Status register can bet set.
0 = Master Data Parity Error bit in PCI Status register can NOT
0 = Master Data Parity Error bit in PCI Status register can NOT
be set.
1 = Master Data Parity Error bit in PCI Status register CAN be
set.
5
RO
0b
Uncore
VGA Palette Snoop (VGAPS)
Not Applicable or Implemented. Hardwired to 0.
Not Applicable or Implemented. Hardwired to 0.
4
RO
0b
Uncore
Memory Write and Invalidate Enable (MWIE)
Not Applicable or Implemented. Hardwired to 0.
Not Applicable or Implemented. Hardwired to 0.
3
RO
0b
Uncore
Special Cycle Enable (SCE)
Not Applicable or Implemented. Hardwired to 0.
Not Applicable or Implemented. Hardwired to 0.
2
RW
0b
Uncore
Bus Master Enable (BME)
This bit controls the ability of the PEG port to forward Memory
This bit controls the ability of the PEG port to forward Memory
Read/Write Requests in the upstream direction.
0 = This device is prevented from making memory requests to
0 = This device is prevented from making memory requests to
its primary bus. Note that according to PCI Specification, as
MSI interrupt messages are in-band memory writes,
disabling the bus master enable bit prevents this device
from generating MSI interrupt messages or passing them
from its secondary bus to its primary bus. Upstream
memory writes/reads, peer writes/reads, and MSIs will all
be treated as illegal cycles. Writes are aborted. Reads are
aborted and will return Unsupported Request status (or
Master abort) in its completion packet.
1 = This device is allowed to issue requests to its primary bus.
Completions for previously issued memory read requests on
the primary bus will be issued when the data is available.
This bit does not affect forwarding of Completions from the
primary interface to the secondary interface.
B/D/F/Type:
0/1/0–2/PCI
Address Offset:
4–5h
Reset Value:
0000h
Access:
RO, RW
Size:
16 bits
BIOS Optimal Default
00h
Bit
Access
Reset
Value
RST/
PWR
Description