HP A2Y15AV Manual Do Utilizador

Página de 342
Processor Configuration Registers
78
Datasheet, Volume 2
2.5.32
TOUUD—Top of Upper Usable DRAM Register
This 64 bit register defines the Top of Upper Usable DRAM. 
Configuration software must set this value to TOM minus all Intel ME stolen memory if 
reclaim is disabled. If reclaim is enabled, this value must be set to reclaim limit + 
1 byte, 1 MB aligned, since reclaim limit is 1 MB aligned. Address bits 19:0 are 
assumed to be 000_0000h for the purposes of address comparison. The Host interface 
positively decodes an address towards DRAM if the incoming address is less than the 
value programmed in this register and greater than or equal to 4 GB.
BIOS Restriction: Minimum value for TOUUD is 4 GB.
These bits are Intel TXT lockable.
B/D/F/Type:
0/0/0/PCI
Address Offset:
A8–AFh
Reset Value:
0000000000000000h
Access:
RW-KL, RW-L
Size:
64 bits
BIOS Optimal Default
00000000000h
Bit
Access
Reset 
Value
RST/
PWR
Description
63:39
RO
0h
Reserved (RSVD) 
38:20
RW-L
00000h
Uncore
TOUUD (TOUUD) 
This register contains bits 38:20 of an address one byte above 
the maximum DRAM memory above 4 GB that is usable by the 
operating system. Configuration software must set this value to 
TOM minus all Intel ME stolen memory if reclaim is disabled. If 
reclaim is enabled, this value must be set to reclaim limit 1 MB 
aligned since reclaim limit + 1byte is 1 MB aligned. Address bits 
19:0 are assumed to be 000_0000h for the purposes of address 
comparison. The Host interface positively decodes an address 
towards DRAM if the incoming address is less than the value 
programmed in this register and greater than 4 GB.
All the bits in this register are locked in Intel TXT mode.
19:1
RO
0h
Reserved (RSVD) 
0
RW-KL
0b
Uncore
Lock (LOCK) 
This bit will lock all writeable settings in this register, including 
itself.