Hynix 8GB DDR3 PC3-8500 HMT41GS6MFR8C-PB Manual Do Utilizador
Códigos do produto
HMT41GS6MFR8C-PB
Rev. 1.0 /Jul. 2012
18
Differential swing requirements for clock (CK - CK) and strobe (DQS-DQS)
Notes:
1. Used to define a differential signal slew-rate.
2. For CK - CK use VIH/VIL (ac) of AADD/CMD and VREFCA; for DQS - DQS, DQSL, DQSL, DQSU, DQSU use VIH/VIL
2. For CK - CK use VIH/VIL (ac) of AADD/CMD and VREFCA; for DQS - DQS, DQSL, DQSL, DQSU, DQSU use VIH/VIL
(ac) of DQs and VREFDQ; if a reduced ac-high or ac-low levels is used for a signal group, then the reduced level
applies also here.
applies also here.
3. These values are not defined; however, the single-ended signals Ck, CK, DQS, DQS, DQSL, DQSL, DQSU, DQSU
need to be within the respective limits (VIH (dc) max, VIL (dc) min) for single-ended signals as well as the limita-
tions for overshoot and undershoot. Refer to "Overshoot and Undershoot Specifications" on page 27.
tions for overshoot and undershoot. Refer to "Overshoot and Undershoot Specifications" on page 27.
note : Rising input differential signal shall become equal to or greater than VIHdiff(ac) level and Falling
input differential signal shall become equal to or less than VIL(ac) level.
Differential AC and DC Input Levels
Symbol
Parameter
DDR3-800, 1066, 1333, & 1600
Unit Notes
Min
Max
V
IHdiff
Differential input high
+ 0.200
Note 3
V
1
V
ILdiff
Differential input logic low
Note 3
- 0.200
V
1
V
IHdiff (ac)
Differential input high ac
2 x (VIH (ac) - Vref)
Note 3
V
2
V
ILdiff (ac)
Differential input low ac
Note 3
2 x (VIL (ac) - Vref)
V
2
Allowed time before ringback
(tDVAC) for CK - CK and DQS - DQS
DDR3-800/1066/1333/1600
Slew Rate
[V/ns]
tDVAC [ps]
@ VIH/Ldiff (ac)
= 350mV
tDVAC [ps]
@ VIH/Ldiff (ac)
= 300mV
tDVAC [ps]
@ VIH/Ldiff (ac)
= 270mV
(DQS-DQS)only
(Optional)
min
max
min
max
min
max
> 4.0
75
-
175
-
214
-
4.0
57
-
170
-
214
-
3.0
50
-
167
-
191
-
2.0
38
-
119
146
1.8
34
-
102
-
131
-
1.6
29
-
81
-
113
-
1.4
22
-
54
-
88
-
1.2
13
-
19
-
56
-
1.0
0
-
note
-
11
-
< 1.0
0
-
note
-
note
-