Техническая Спецификация для Intel Xeon Wolfdale E3210 P4X-UPE3210-316-6M1333

Модели
P4X-UPE3210-316-6M1333
Скачать
Страница из 326
DRAM Controller Registers (D0:F0)
136
Datasheet
5.2.48
TCO—Thermal Calibration Offset
B/D/F/Type:
0/0/0/MCHBAR
Address Offset: CE2h
Default Value:
00h
Access:
RW/L/K, RW/L 
Size:
8 bits
Bit 7: reset to it's default by PLTRST#
Bits 6:0 reset to their defaults by MPWROK
Bit
Access
Default 
Value
Description
7
RW/L/K
0b
Lock Bit for Catastrophic (LBC): This bit, when written to a 1, locks the 
Catastrophic programming interface, including bits [7:0] of this register and bits 
[15:0] of TSTTP, bits [1],[7] of TSC 1, bits [3:0] of TSC 2, bits [4:0] of TSC 3, 
and bits [0],[7] of TST. This bit may only be set to a 0 by a hardware reset 
(PLTRST#). Writing a 0 to this bit has no effect.
6:0
RW/L
00h
Calibration Offset (CO): This field contains the current calibration offset for 
the Thermal Sensor DAC inputs. The calibration offset is a twos complement 
signed number which is added to the temperature counter value to help 
generate the final value going to the thermal sensor DAC.
This field is Read/Write and can be modified by Software unless locked by setting 
bit [7] of this register. 
The fuses cannot be programmed via this register.
Once this register has been overwritten by software, the values of the TCO fuses 
can be read using the Therm3 register.
Note for TCO operation:
While this is a seven-bit field, the 7th bit is sign extended to 9 bits for TCO 
operation. The range of 00h to 3fh corresponds to 0 0000 0000 to 0 0011 1111. 
The range of 41h to 7Fh corresponds to 1 1100 001 (i.e, negative 3Fh) to 1 1111 
1111 (i.e, negative 1), respectively.