Техническая Спецификация для Intel Xeon Wolfdale E3210 P4X-UPE3210-316-6M1333
Модели
P4X-UPE3210-316-6M1333
Host-Primary PCI Express* Bridge Registers (D1:F0)
176
Datasheet
6.39
LCTL—Link Control
B/D/F/Type:
0/1/0/PCI
Address Offset: B0–B1h
Default Value:
0000h
Access:
RO, RW, RW/SC
Size:
16 bits
This register allows control of PCI Express link.
Bit
Access
Default
Value
Description
15:12
RO
0000b
Reserved
11
RW
0b
Link Autonomous Bandwidth Interrupt Enable: When set, this bit enables
the generation of an interrupt to indicate that the Link Autonomous Bandwidth
Status bit has been set.
This bit is not applicable and is reserved for Endpoint devices, PCI Express to
PCI/PCI-X bridges, and Upstream Ports of Switches.
Devices that do not implement the Link Bandwidth Notification capability must
hardwire this bit to 0b.
the generation of an interrupt to indicate that the Link Autonomous Bandwidth
Status bit has been set.
This bit is not applicable and is reserved for Endpoint devices, PCI Express to
PCI/PCI-X bridges, and Upstream Ports of Switches.
Devices that do not implement the Link Bandwidth Notification capability must
hardwire this bit to 0b.
10
RW
0b
Link Bandwidth Management Interrupt Enable: When set, this bit enables
the generation of an interrupt to indicate that the Link Bandwidth Management
Status bit has been set.
This bit is not applicable and is reserved for Endpoint devices, PCI Express to
PCI/PCI-X bridges, and Upstream Ports of Switches.
the generation of an interrupt to indicate that the Link Bandwidth Management
Status bit has been set.
This bit is not applicable and is reserved for Endpoint devices, PCI Express to
PCI/PCI-X bridges, and Upstream Ports of Switches.
9
RO
0b
Hardware Autonomous Width Disable: When set, this bit disables hardware
from changing the Link width for reasons other than attempting to correct
unreliable Link operation by reducing Link width.
Devices that do not implement the ability autonomously to change Link width
are permitted to hardwire this bit to 0b.
The MCH does not support autonomous width change. So, this bit is "RO".
from changing the Link width for reasons other than attempting to correct
unreliable Link operation by reducing Link width.
Devices that do not implement the ability autonomously to change Link width
are permitted to hardwire this bit to 0b.
The MCH does not support autonomous width change. So, this bit is "RO".
8
RO
0b
Enable Clock Power Management (ECPM): Applicable only for form factors
that support a "Clock Request" (CLKREQ#) mechanism, this enable functions as
follows:
0 = Clock power management is disabled and device must hold CLKREQ# signal
that support a "Clock Request" (CLKREQ#) mechanism, this enable functions as
follows:
0 = Clock power management is disabled and device must hold CLKREQ# signal
low
1 = When this bit is set to 1 the device is permitted to use CLKREQ# signal to
power manage link clock according to protocol defined in appropriate form
factor specification.
factor specification.
Default value of this field is 0b.
Components that do not support Clock Power Management (as indicated by a 0b
value in the Clock Power Management bit of the Link Capabilities Register) must
hardwire this bit to 0b.
Components that do not support Clock Power Management (as indicated by a 0b
value in the Clock Power Management bit of the Link Capabilities Register) must
hardwire this bit to 0b.
7
RW
0b
Extended Synch (ES):
0 = Standard Fast Training Sequence (FTS).
1 = Forces the transmission of additional ordered sets when exiting the L0s state
0 = Standard Fast Training Sequence (FTS).
1 = Forces the transmission of additional ordered sets when exiting the L0s state
and when in the Recovery state.
This mode provides external devices (e.g., logic analyzers) monitoring the Link
time to achieve bit and symbol lock before the link enters L0 and resumes
communication.
This is a test mode only and may cause other undesired side effects such as
buffer overflows or underruns.
time to achieve bit and symbol lock before the link enters L0 and resumes
communication.
This is a test mode only and may cause other undesired side effects such as
buffer overflows or underruns.