Техническая Спецификация для Atmel ARM-Based Evaluation Kit AT91SAM9N12-EK AT91SAM9N12-EK
Модели
AT91SAM9N12-EK
Index
ARM DDI0198D
Copyright © 2001-2003 ARM Limited. All rights reserved.
Index-3
Level one
M
M bit 2-10, 2-14
MCR, accessing CP15 2-4
MCR/MRC instructions 8-6
Memory coherency 6-9
Memory management unit (MMU) 3-2
Memory Region Remap Register B-15
Miscellaneous signals A-10
MMU
MCR, accessing CP15 2-4
MCR/MRC instructions 8-6
Memory coherency 6-9
Memory management unit (MMU) 3-2
Memory Region Remap Register B-15
Miscellaneous signals A-10
MMU
accessible registers 3-4
accessing main TLB entries B-6
accessing MVA tag B-5, B-7
accessing PA and access permissions
accessing main TLB entries B-6
accessing MVA tag B-5, B-7
accessing PA and access permissions
debug control register B-13
disabling 3-30
enable/disable 2-14
enabling 3-29
fault checking 3-26
faults 3-21
protection 2-14
RAMs 12-3
test register B-5
transferring lockdown TLB entry to
disabling 3-30
enable/disable 2-14
enabling 3-29
fault checking 3-26
faults 3-21
protection 2-14
RAMs 12-3
test register B-5
transferring lockdown TLB entry to
MMU test operations B-5
Modified virtual address 2-4
MRC, accessing CP15 2-4
Multi-AHB system 6-8
Multiple banks of RAM 5-21
Multiplier bit 2-10
MVA 2-4
Modified virtual address 2-4
MRC, accessing CP15 2-4
Multi-AHB system 6-8
Multiple banks of RAM 5-21
Multiplier bit 2-10
MVA 2-4
N
O
Optimizing
P
Prefetch ICache line 2-21
Privileged instructions 8-9
Process ID register 2-33
Process identifier 2-34
Product revision status xvi
Privileged instructions 8-9
Process ID register 2-33
Process identifier 2-34
Product revision status xvi
R
cache debug control B-12
cache lockdown 2-26
cache operations 2-21
cache type 2-7, 2-8
context ID 2-35
control 2-12
CP15 2-3
debug override B-2
debug/test address B-4
domain access control 2-17
fault address 2-20
fault status 2-18
FCSE PID 2-34
cache lockdown 2-26
cache operations 2-21
cache type 2-7, 2-8
context ID 2-35
control 2-12
CP15 2-3
debug override B-2
debug/test address B-4
domain access control 2-17
fault address 2-20
fault status 2-18
FCSE PID 2-34
Registers (continued)
ID code 2-7, 2-8
Memory Region Remap B-15
MMU debug control B-13
MMU test B-5
process ID 2-33
system control 2-3
TCM region 2-26
TCM status 2-7, 2-12
test B-2
test and debug 2-36
TLB lockdown 2-32
TLB operations 2-24
trace control B-5
translation table base 2-17, 3-6
Memory Region Remap B-15
MMU debug control B-13
MMU test B-5
process ID 2-33
system control 2-3
TCM region 2-26
TCM status 2-7, 2-12
test B-2
test and debug 2-36
TLB lockdown 2-32
TLB operations 2-24
trace control B-5
translation table base 2-17, 3-6
S
Self-modifying code 7-2
Set way format 4-9
Should Be One 2-5
Should Be Zero 2-5
Should Be Zero or Preserved 2-5
Signal descriptions A-2
Signal naming conventions xix
Signal properties and requirements A-2
Signals
Set way format 4-9
Should Be One 2-5
Should Be Zero 2-5
Should Be Zero or Preserved 2-5
Signal descriptions A-2
Signal naming conventions xix
Signal properties and requirements A-2
Signals