Техническая Спецификация для Atmel ATmega328P Xplained Mini MEGA328P-XMINI MEGA328P-XMINI

Модели
MEGA328P-XMINI
Скачать
Страница из 657
175
ATmega48A/PA/88A/PA/168A/PA/328/P [DATASHEET]
Atmel-8271H-AVR- ATmega-Datasheet_08/2014
External clock input from the XCKn pin is sampled by a synchronization register to minimize the chance of meta-
stability. The output from the synchronization register must then pass through an edge detector before it can be 
used by the Transmitter and Receiver. This process introduces a two CPU clock period delay and therefore the 
maximum external XCKn clock frequency is limited by the following equation:
Note that f
osc
 depends on the stability of the system clock source. It is therefore recommended to add some 
margin to avoid possible loss of data due to frequency variations.
20.3.4 Synchronous Clock Operation
When synchronous mode is used (UMSELn = 1), the XCKn pin will be used as either clock input (Slave) or clock 
output (Master). The dependency between the clock edges and data sampling or data change is the same. The 
basic principle is that data input (on RxDn) is sampled at the opposite XCKn clock edge of the edge the data 
output (TxDn) is changed.
Figure 20-3.
Synchronous Mode XCKn Timing.
The UCPOLn bit UCRSC selects which XCKn clock edge is used for data sampling and which is used for data 
change. As 
 shows, when UCPOLn is zero the data will be changed at rising XCKn edge and 
sampled at falling XCKn edge. If UCPOLn is set, the data will be changed at falling XCKn edge and sampled at 
rising XCKn edge.
20.4
Frame Formats
A serial frame is defined to be one character of data bits with synchronization bits (start and stop bits), and 
optionally a parity bit for error checking. The USART accepts all 30 combinations of the following as valid frame 
formats:
1 start bit
5, 6, 7, 8, or 9 data bits
no, even or odd parity bit
1 or 2 stop bits
A frame starts with the start bit followed by the least significant data bit. Then the next data bits, up to a total of 
nine, are succeeding, ending with the most significant bit. If enabled, the parity bit is inserted after the data bits, 
before the stop bits. When a complete frame is transmitted, it can be directly followed by a new frame, or the 
communication line can be set to an idle (high) state. 
 illustrates the possible combinations of the 
frame formats. Bits inside brackets are optional.
f
XCK
f
OSC
4
-----------
RxD / TxD
XCK
RxD / TxD
XCK
UCPOL = 0
UCPOL = 1
Sample
Sample