Hitachi HD6433690G 用户手册
Rev. 1.0, 07/01, page 157 of 372
12.3.3
Timer Interrupt Enable Register W(TIERW)
TIERW controls the timer W interrupt request.
Bit
Bit Name
Initial Value R/W
Description
7
OVIE
0
R/W
Timer Overflow Interrupt Enable
When this bit is set to 1, FOVI interrupt requested by OVF
flag in TSRW is enabled.
flag in TSRW is enabled.
6
5
4
−
−
−
−
−
1
1
1
−
−
−
−
−
Reserved
These bits are always read as 1 and cannot be modified.
3
IMIED
0
R/W
Input Capture/Compare Match Interrupt Enable D
When this bit is set to 1, IMID interrupt requested by IMFD
flag in TSRW is enabled.
flag in TSRW is enabled.
2
IMIEC
0
R/W
Input Capture/Compare Match Interrupt Enable C
When this bit is set to 1, IMIC interrupt requested by IMFC
flag in TSRW is enabled.
flag in TSRW is enabled.
1
IMIEB
0
R/W
Input Capture/Compare Match Interrupt Enable B
When this bit is set to 1, IMIB interrupt requested by IMFB
flag in TSRW is enabled.
flag in TSRW is enabled.
0
IMIEA
0
R/W
Input Capture/Compare Match Interrupt Enable A
When this bit is set to 1, IMIA interrupt requested by IMFA
flag in TSRW is enabled.
flag in TSRW is enabled.
12.3.4
Timer Status Register W(TSRW)
The timer status register W (TSRW) shows the status of interrupt requests.
Bit
Bit Name Initial Value
R/W
Description
7
OVF
0
R
Timer Overflow Flag
[Setting condition]
When TCNT overflows from H'FFFF to H'0000
[Clearing condition]
Read OVF when OVF=1, then write 0 in OVF
6
5
4
−
−
−
−
−
1
1
1
−
−
−
−
−
Reserved
These bits are always read as 1 and cannot be modified.