Renesas rl78 用户手册
RL78/G1A
CHAPTER 30 ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS T
A
=
−40 to +105°C)
R01UH0305EJ0200 Rev.2.00
934
Jul 04, 2013
(6) Communication at different potential (1.8 V, 2.5 V) (CSI mode) (master mode, SCKp... internal clock output) (1/2)
(T
A
=
−40 to +105°C, 2.4 V ≤ EV
DD0
≤ V
DD
≤ 3.6 V, V
SS
= EV
SS0
= 0 V)
Parameter Symbol
Conditions
MIN.
TYP.
MAX.
Unit
2.7 V
≤ EV
DD0
≤ 3.6 V,
2.3 V
≤ V
b
≤ 2.7 V,
C
b
= 30 pF, R
b
= 2.7 k
Ω
t
KCY1
≥ 4/f
CLK
1000
ns
SCKp cycle time
t
KCY1
2.4 V
≤ EV
DD0
< 3.3 V,
1.6 V
≤ V
b
≤ 2.0 V,
C
b
= 30 pF, R
b
= 5.5 k
Ω
t
KCY1
≥ 4/f
CLK
2300
ns
2.7 V
≤ EV
DD0
≤ 3.6 V, 2.3 V ≤ V
b
≤ 2.7 V,
C
b
= 30 pF, R
b
= 2.7 k
Ω
t
KCY1
/2
− 340
ns
SCKp high-level width
t
KH1
2.4 V
≤ EV
DD0
< 3.3 V, 1.6 V
≤ V
b
≤ 2.0 V,
C
b
= 30 pF, R
b
= 5.5 k
Ω
t
KCY1
/2
− 916
ns
2.7 V
≤ EV
DD0
≤ 3.6 V, 2.3 V ≤ V
b
≤ 2.7 V,
C
b
= 30 pF, R
b
= 2.7 k
Ω
t
KCY1
/2
− 36
ns
SCKp low-level width
t
KL1
2.4 V
≤ EV
DD0
< 3.3 V, 1.6 V
≤ V
b
≤ 2.0 V,
C
b
= 30 pF, R
b
= 5.5 k
Ω
t
KCY1
/2
− 100
ns
Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V
DD
tolerance (When 25- to
48-pin products)/EV
DD
tolerance (When 64-pin products)) mode for the SOp pin and SCKp pin by using
port input mode register g (PIMg) and port output mode register g (POMg). For V
IH
and V
IL
, see the DC
characteristics with TTL input buffer selected.
Remarks 1. R
b
[
Ω]: Communication line (SCKp, SOp) pull-up resistance, C
b
[F]: Communication line (SCKp, SOp) load
capacitance, V
b
[V]: Communication line voltage
2. p: CSI number (p = 00, 10, 20), m: Unit number , n: Channel number (mn = 00, 02, 10),
g: PIM and POM number (g = 0, 1)
3.
CSI01, CSI11, and CSI21 cannot communicate at different potential. Use other CSI for communication at
different potential.
<R>