Renesas SH7781 用户手册

下载
页码 1692
17.   Power-Down Mode 
Rev.1.00  Jan. 10, 2008  Page 791 of 1658 
REJ09B0261-0100 
 
17.3.4
 
Standby Display Register (MSTPMR) 
MSTPMR is a 32-bit readable register that indicates whether the PCIC/display unit 
(DU)/DMAC/GDTA modules are in the module standby state. MSTPMR can be accessed only in 
longword. 
This register is initialized by a power-on reset by the 
PRESET pin, power-on reset by WDT 
overflow, or H-UDI reset. 
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
30
0
0
0
0
x
x
0
0
0
0
0
0
0
0
0
0
MSTP
MDU
MSTP
MPCI
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIt:
Initial value:
R/W:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
MSTPS
100
MSTPS
104
MSTPS
105
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIt:
Initial value:
R/W:
 
 
Bit Bit 
Name 
Initial 
Value R/W  Description 
31 to 22 
⎯ All 
Reserved 
These bits are always read as 0. The write value 
should always be 0. 
21 
MSTPMPCI  x 
Module Stop Display Bit PCIC 
Indicates the state of clock supply to the PCIC module
When a high level signal is input to the MODE12 pin, 
the clock supply to the PCIC is stopped 
0: PCIC operates (MODE12 pin: Low level) 
1: PCIC stopped (MODE12 pin: High level) 
20 
MSTPMDU 
Module Stop Display Bit DU 
Indicates the state of clock supply to the DU module. 
When a low level signal is input to the MODE12 or 
MODE11 pin, the clock supply to the DU is stopped. 
0: DU operates (MODE[12:11] pin: All High level) 
1: DU stopped (MODE[12:11] pin: Not all High level) 
19 to 6 
⎯ All 
Reserved 
These bits are always read as 0. The write value 
should always be 0.