Transcend 1GB DDR2 800 ECC DIMM 5-5-5 TS128MLQ72V8J 用户手册
产品代码
TS128MLQ72V8J
T
T
T
S
S
S
1
1
1
2
2
2
8
8
8
M
M
M
L
L
L
Q
Q
Q
7
7
7
2
2
2
V
V
V
8
8
8
J
J
J
240PIN DDR2 800 ECC Unbuffered DIMM
1GB With 64Mx8 CL5
Transcend Information Inc.
1
Description
The TS128MLQ72V8J is a 128M x 72bits DDR2-800
Unbuffered DIMM. The TS128MLQ72V8J consists of
18pcs 64Mx8 bits DDR2 SDRAMs in 60 ball FBGA
packages and a 2048 bits serial EEPROM on a 240-pin
printed circuit board. The TS128MLQ72V8J is a Dual
In-Line Memory Module and is intended for mounting into
240-pin edge connector sockets.
Synchronous design allows precise cycle control with the
use of system clock. Data I/O transactions are possible
on both edges of DQS. Range of operation frequencies,
programmable latencies allow the same device to be
useful for a variety of high bandwidth, high performance
memory system applications.
Features
• RoHS compliant products.
• JEDEC standard 1.8V ± 0.1V Power supply
• VDDQ=1.8V ± 0.1V
• Max clock Freq: 400MHZ; 800Mb/S/Pin.
• Posted CAS
• Programmable CAS Latency: 3,4,5
• Programmable Additive Latency :0, 1,2,3 and 4
• Write Latency (WL) = Read Latency (RL)-1
• Burst Length: 4,8(Interleave/nibble sequential)
• Programmable sequential / Interleave Burst Mode
• Bi-directional Differential Data-Strobe (Single-ended
• JEDEC standard 1.8V ± 0.1V Power supply
• VDDQ=1.8V ± 0.1V
• Max clock Freq: 400MHZ; 800Mb/S/Pin.
• Posted CAS
• Programmable CAS Latency: 3,4,5
• Programmable Additive Latency :0, 1,2,3 and 4
• Write Latency (WL) = Read Latency (RL)-1
• Burst Length: 4,8(Interleave/nibble sequential)
• Programmable sequential / Interleave Burst Mode
• Bi-directional Differential Data-Strobe (Single-ended
data-strobe is an optional feature)
• Off-Chip Driver (OCD) Impedance Adjustment
• MRS cycle with address key programs.
• On Die Termination
• Serial presence detect with EEPROM
• MRS cycle with address key programs.
• On Die Termination
• Serial presence detect with EEPROM
Placement
L
A
C
H
J
I
K
B
G
D
E
F
M
PCB: 09-2352