Intel Xeon Wolfdale E3210 P4X-UPE3210-316-6M1333 Data Sheet

Product codes
P4X-UPE3210-316-6M1333
Page of 326
DRAM Controller Registers (D0:F0)
80
Datasheet
5.1.19
PAM2—Programmable Attribute Map 2
B/D/F/Type:
0/0/0/PCI
Address Offset: 92h
Default Value:
00h
Access:
RO, RW/L 
Size:
8 bits
This register controls the read, write, and shadowing attributes of the BIOS areas from 
0C8000h– 0CFFFFh.
Bit
Access
Default 
Value
Description
7:6
RO
00b
Reserved
5:4
RW/L
00b
0CC000h–0CFFFFh Attribute (HIENABLE): 
00 = DRAM Disabled: Accesses are directed to DMI.
01 = Read Only: All reads are serviced by DRAM. All writes are forwarded to 
DMI.
10 =: Write Only: All writes are sent to DRAM. Reads are serviced by DMI.
11 = Normal DRAM Operation: All reads and writes are serviced by DRAM.
This register is locked by Intel TXT.
3:2
RO
00b
Reserved
1:0
RW/L
00b
0C8000h–0CBFFFh Attribute (LOENABLE): This field controls the steering of 
read and write cycles that address the BIOS area from 0C8000h to 0CBFFFh.
00 = DRAM Disabled: Accesses are directed to DMI.
01 = Read Only: All reads are serviced by DRAM. All writes are forwarded to 
DMI.
10 = Write Only: All writes are sent to DRAM. Reads are serviced by DMI.
11 = Normal DRAM Operation: All reads and writes are serviced by DRAM.
This register is locked by Intel TXT.