Atmel Evaluation Kit AT91SAM9M10-G45-EK AT91SAM9M10-G45-EK Data Sheet

Product codes
AT91SAM9M10-G45-EK
Page of 1361
 584
SAM9M10 [DATASHEET]
6355F–ATARM–12-Mar-13
 
32.11.5
TWI  Clock  Waveform  Generator  Register
Name: TWI_CWGR
Addresses:
0xFFF84010 (0), 0xFFF88010 (1)
Access: Read-write
Reset: 
0x00000000
TWI_CWGR is only used in Master mode.
• CLDIV:  Clock  Low  Divider
The SCL low period is defined as follows:
 
• CHDIV:  Clock  High  Divider
The SCL high period is defined as follows:
• CKDIV:  Clock  Divider
The CKDIV is used to increase both SCL high and low periods.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CKDIV
15
14
13
12
11
10
9
8
CHDIV
7
6
5
4
3
2
1
0
CLDIV
T
low
CLDIV
(
2
CKDIV
×
(
) 4 )
+
T
MCK
×
=
T
high
CHDIV
(
2
CKDIV
×
(
) 4 )
+
T
MCK
×
=