Atmel Evaluation Kit AT91SAM9M10-G45-EK AT91SAM9M10-G45-EK Data Sheet

Product codes
AT91SAM9M10-G45-EK
Page of 1361
 67
SAM9M10 [DATASHEET]
6355F–ATARM–12-Mar-13
 
12. Reset  Controller  (RSTC)
12.1
Description
The Reset Controller (RSTC), based on power-on reset cells, handles all the resets of the system without any
external components. It reports which reset occurred last. 
The Reset Controller also drives independently or simultaneously the external reset and the peripheral and proces-
sor resets.
12.2
Embedded  Characteristics
The Reset Controller is based on two Power-on-Reset cells, one on VDDBU and one on VDDCORE.
The Reset Controller is capable to return to the software the source of the last reset, either a general reset
(VDDBU rising), a wake-up reset (VDDCORE rising), a software reset, a user reset or a watchdog reset.
The Reset Controller controls the internal resets of the system and the NRST pin. The NRST pin is bidirectional. It
is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external compo-
nents or asserted low externally to reset the microcontroller. It will reset the Core and the peripherals except the
Backup region. There is no constraint on the length of the reset pulse and the reset controller can guarantee a min-
imum pulse length. 
The NRST pin integrates a permanent pull-up resistor to VDDIOP0 of about 100 kOhms. NRST is an open drain
output.
The configuration of the Reset Controller is saved as supplied on VDDBU.
12.3
Block  Diagram
Figure  12-1.
Reset Controller Block Diagram  
NRST
Startup
Counter
proc_nreset
wd_fault
periph_nreset
backup_neset
SLCK
Reset
State
Manager
Reset Controller
rstc_irq
NRST
Manager
exter_nreset
nrst_out
Main Supply
POR 
WDRPROC
user_reset
Backup Supply
POR