Renesas R5S72621 User Manual

Page of 2152
 
Section 23   CD-ROM Decoder 
R01UH0134EJ0400  Rev. 4.00  
 
Page 1201 of 2108 
Sep 24, 2014 
 
 
 
SH7262 Group, SH7264 Group 
23.3.2
 
Sync Code-Based Synchronization Control Register (CROMSY0) 
The sync code-based synchronization control register (CROMSY0) selects the sync code 
maintenance function. 
7
6
5
4
3
2
1
0
1
0
0
0
1
0
0
1
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
R/W:
SY_ 
AUT
SY_ 
IEN
SY_ 
DEN
-
-
-
-
-
 
 
Bit Bit 
Name 
Initial 
Value R/W 
Description 
SY_AUT 
R/W 
Automatic CD-ROM Sync Code Maintenance Mode 
When this bit is set to 1, automatic sync maintenance 
(insertion of sync codes) is applied to obtain the CD-
ROM sync codes. While this bit is set, the settings of 
the SY_IEN and SY_DEN bits are invalid. 
SY_IEN 
R/W 
Internal Sync Signal Enable 
Enables the internal sync signal that is produced by the 
counter in the CD-ROM decoder. 
When this bit is set while SY_AUT = 0, synchronization 
of the CD-ROM data is in interpolated mode, i.e. driven 
by the internal counter. 
SY_DEN 
R/W 
Synchronization with External Sync Code 
Selects constant monitoring for the sync code in the 
input data and bases synchronization solely on 
detection of the code, regardless of the value of the 
internal counter. 
The setting of this bit is valid when SY_AUT = 0. 
 0  R/W 
Reserved 
This bit is always read as 0. The write value should 
always be 0. 
 1  R/W 
Reserved 
This bit is always read as 1. The write value should 
always be 1.