Intel L5310 HH80563JH0258M Data Sheet

Product codes
HH80563JH0258M
Page of 124
Quad-Core Intel® Xeon® Processor 5300 Series Datasheet
19
Electrical Specifications
2.3.3
Front Side Bus AGTL+ Decoupling
The processor integrates signal termination on the die, as well as a portion of the 
required high frequency decoupling capacitance on the processor package. However, 
additional high frequency capacitance must be added to the baseboard to properly 
decouple the return currents from the FSB. Bulk decoupling must also be provided by 
the baseboard for proper AGTL+ bus operation. Decoupling guidelines are described in 
the appropriate platform design guidelines.
2.4
Front Side Bus Clock (BCLK[1:0]) and Processor 
Clocking
BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the 
processor. As in previous processor generations, the processor core frequency is a 
multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier is set during 
manufacturing. The default setting is for the maximum speed of the processor. It is 
possible to override this setting using software (see the Conroe and Woodcrest 
Processor Family BIOS Writer’s Guide
). This permits operation at lower frequencies 
than the processor’s tested frequency.
The processor core frequency is configured during reset by using values stored 
internally during manufacturing. The stored value sets the highest bus fraction at which 
the particular processor can operate. If lower speeds are desired, the appropriate ratio 
can be configured via the CLOCK_FLEX_MAX Model Specific Register (MSR). For details 
of operation at core frequencies lower than the maximum rated processor speed, refer 
to the Intel®  64 and IA-32 Architectures Software Developer’s Manual.
Clock multiplying within the processor is provided by the internal phase locked loop 
(PLL), which requires a constant frequency BCLK[1:0] input, with exceptions for spread 
spectrum clocking. Processor DC specifications for the BCLK[1:0] inputs are provided in 
. These specifications must be met while also meeting signal integrity 
requirements as outlined in 
The processor utilizes differential clocks.