Intel Pentium M 730 RH80536GE0252M User Manual

Product codes
RH80536GE0252M
Page of 97
Electrical Specifications
20
  
 
Mobile Intel
 Pentium
 4 Processor-M Datasheet
2.6
System Bus Signal Groups
In order to simplify the following discussion, the system bus signals have been combined into 
groups by buffer type. AGTL+ input signals have differential input buffers, which use GTLREF as 
a reference level. In this document, the term "AGTL+ Input" refers to the AGTL+ input group as 
well as the AGTL+ I/O group when receiving. Similarly, "AGTL+ Output" refers to the AGTL+ 
output group as well as the AGTL+ I/O group when driving. 
With the implementation of a source synchronous data bus comes the need to specify two sets of 
timing parameters. One set is for common clock signals which are dependant upon the rising edge 
of BCLK0 (ADS#, HIT#, HITM#, etc.) and the second set is for the source synchronous signals 
which are relative to their respective strobe lines (data and address) as well as the rising edge of 
BCLK0. Asychronous signals are still present (A20M#, IGNNE#, etc.) and can become active at 
any time during the clock cycle. 
 identifies which signals are common clock, source 
synchronous, and asynchronous.