Intel III Xeon 733 MHz 80526KZ733256 User Manual
Product codes
80526KZ733256
ELECTRICAL SPECIFICATIONS
26
Table 14. AGTL+ Signal Group, System Bus AC Specifications at the Core Pins
1
R
L
= 25 ohms Terminated to 1.5V
T# Parameter
Min
Max
Unit Figure
Notes
T7:
AGTL+ Output Valid Delay
-0.07
2.65
nS
2, 8
T8:
AGTL+ Input Setup Time
1.20
nS
3, 4, 6, 8
T9:
AGTL+ Input Hold Time
0.62
nS
5
T10: RESET#
Pulse
Width
1.00
mS
5
NOTES:
1.
These specifications are tested during manufacturing.
2.
Valid delay timings for these signals at the processor core assume a 25
Ω termination to 1.5V.
3.
A minimum of 3 clocks must be guaranteed between two active-to-inactive transitions of TRDY#.
4.
RESET# can be asserted (active) asynchronously, but must be de-asserted synchronously to the bus clock.
5.
After the bus ratio on A20M#, IGNNE# and LINT[1:0] are stable,
VCC_CORE
, and BCLK are within specification, and PWRGD is
asserted. See Figure 8, 40 & 41.
6.
Specification is for a minimum 0.40V swing from V
REF
- 200 mV to V
REF
+ 200 mV. This assumes an edge rate of .3V/ns.
7.
Parameter specified with an AGTL+ signal crossing point of 1.0V with respect to BCLK voltage reference.
8.
Parameter specified with an AGTL+ signal crossing point of 1.1V with respect to BCLK voltage reference.
Table 15. CMOS, TAP, Clock and APIC Signal Groups, AC Specifications at the processor Core
1, 2
T# Parameter
Min
Max
Unit Figure
Notes
T14: CMOS Input Pulse Width,
except PWRGD and
LINT[1:0]
LINT[1:0]
2
Active
and
Inactive
states
T14B: LINT[1:0] Input Pulse Width
6
BCLKs
Figure 5
3
T15: PWRGD
Inactive
Pulse
Width
10
4
NOTES:
1.
These specifications are tested during manufacturing.
2.
Valid delay timings for these signals are specified into 100
Ω to 2.5V.
3.
When driven inactive or after
VCC_CORE
, and BCLK become stable. PWRGD must remain below V
IL_MAX
from Table 8 until all the
voltage planes meet the voltage tolerance specifications in Table 5 and BCLK has met the BCLK AC specifications in Table 11 for at
least 10 clock cycles. PWRGD must rise glitch-free and monotonically to 2.5V.
least 10 clock cycles. PWRGD must rise glitch-free and monotonically to 2.5V.
4.
If the BCLK signal meets its AC specification within 150ns of turning on then the PWRGD Inactive Pulse Width specification is waived
and BCLK may start after PWRGD is asserted. PWRGD must still remain below V
and BCLK may start after PWRGD is asserted. PWRGD must still remain below V
IL_MAX
until all the voltage planes meet the voltage
tolerance specifications.