Intel i7-3540M AW8063801108900 User Manual

Product codes
AW8063801108900
Page of 168
Signal Description
86
Datasheet, Volume 1
6.7
Direct Media Interface (DMI)
6.8
Phase Lock Loop (PLL) Signals
6.9
Test Access Points (TAP) Signals
FDI1_FSYNC[1]
Intel
®
 Flexible Display Interface Frame Sync: Pipe B and C
I
CMOS
FDI1_LSYNC[1]
Intel
®
 Flexible Display Interface Line Sync: Pipe B and C
I
CMOS
FDI_INT
Intel
®
 Flexible Display Interface Hot-Plug Interrupt
I
Asynchronous 
CMOS
Table 6-9.
DMI – Processor to PCH Serial Interface 
Signal Name
Description 
Direction/
Buffer Type
DMI_RX[3:0]
DMI_RX#[3:0]
DMI Input from PCH: Direct Media Interface receive 
differential pair.
I
DMI
DMI_TX[3:0]
DMI_TX#[3:0]
DMI Output to PCH: Direct Media Interface transmit 
differential pair.
O
DMI
Table 6-10. PLL Signals 
Signal Name
Description 
Direction/
Buffer Type
BCLK
BCLK#
Differential bus clock input to the processor
I
Diff Clk
DPLL_REF_CLK
DPLL_REF_CLK#
Embedded Display Port PLL Differential Clock In: 120 MHz.
Diff Clk
Table 6-11. TAP Signals (Sheet 1 of 2)
Signal Name
Description 
Direction/
Buffer Type
BPM#[7:0]
Breakpoint and Performance Monitor Signals: These signals 
are outputs from the processor that indicate the status of 
breakpoints and programmable counters used for monitoring 
processor performance.
I/O
CMOS
BCLK_ITP 
BCLK_ITP#
These signals are connected in parallel to the top side debug 
probe to enable debug capacities. 
I
DBR#
DBR# is used only in systems where no debug port is 
implemented on the system board. DBR# is used by a debug 
port interposer so that an in-target probe can drive system 
reset.
O
PRDY#
PRDY# is a processor output used by debug tools to determine 
processor debug readiness.
O
Asynchronous 
CMOS
Table 6-8.
Intel
®
 Flexible Display Interface (Sheet 2 of 2)
Signal Name
Description 
Direction/
Buffer Type