Microchip Technology 93AA66BT-I/OT Memory IC SOT-23-6 93AA66BT-I/OT Data Sheet

Product codes
93AA66BT-I/OT
Page of 38
 2003-2011 Microchip Technology Inc.
DS21795E-page 7
93AA66A/B/C, 93LC66A/B/C, 93C66A/B/C
2.4
Erase
The ERASE instruction forces all data bits of the speci-
fied address to the logical ‘1’ state. CS is brought low
following the loading of the last address bit. This falling
edge of the CS pin initiates the self-timed program-
ming cycle, except on ‘93C’ devices where the rising
edge of CLK before the last address bit initiates the
write cycle.
The DO pin indicates the Ready/
Busy
 status of the
device if CS is brought high after a minimum of 250 ns
low (T
CSL
). DO at logical ‘0’ indicates that programming
is still in progress. DO at logical ‘1’ indicates that the
register at the specified address has been erased and
the device is ready for another instruction.
Note:
Issuing a Start bit and then taking CS low
will clear the Ready/
Busy
 status from DO.
FIGURE 2-1:
ERASE TIMING FOR 93AA AND 93LC DEVICES
FIGURE 2-2:
ERASE TIMING FOR 93C DEVICES
CS
CLK
DI
DO
T
CSL
Check Status
1
1
1
A
N
A
N
-1 A
N
-2
•••
A0
T
SV
T
CZ
Busy
Ready
High-Z
T
WC
High-Z
CS
CLK
DI
DO
T
CSL
Check Status
1
1
1
A
N
A
N
-1 A
N
-2
•••
A0
T
SV
T
CZ
Busy
Ready
High-Z
T
WC
High-Z